LPDDR5 Testbed









**SODIMM Connector** 











Sheet: /SODIMM/
File: sodim.kicad\_sch

Title: LPDDR5 Testbed

Size: A3 Date: 2023-12-19 Rev: 1.0.0

KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 Id: 3/6

## LPDDR5



| LPDDR5_A{LPDDR5}♦ |                                                          |                      |                                  |                                                             |  |  |  |  |  |
|-------------------|----------------------------------------------------------|----------------------|----------------------------------|-------------------------------------------------------------|--|--|--|--|--|
|                   | U1B<br>MT62F1G32D4DR-031 WT:B                            |                      |                                  |                                                             |  |  |  |  |  |
|                   | LPDDR5_A.CS0 H7<br>LPDDR5_A.CS1 G6                       | LSU A                | RDQS0_t_A<br>RDQS0_c_A           | B3 LPDDR5_A.RDQS0_P<br>C4 LPDDR5_A.RDQS0_N                  |  |  |  |  |  |
|                   | LPDDR5_A.DMI0 A4<br>LPDDR5_A.DMI1 A12                    | DMIO_A<br>DMI1_A     | RDQS1_t_A<br>RDQS1_c_A           | B13 LPDDR5_A.RDQS1_P<br>C12 LPDDR5_A.RDQS1_N                |  |  |  |  |  |
|                   | LPDDR5_A.WCK0_P E4 LPDDR5_A.WCK0_N D5                    |                      | DQ0_A<br>DQ1_A                   | D1 LPDDR5_A.DQ0 C2 LPDDR5_A.DQ1 E2 LPDDR5_A.DQ2             |  |  |  |  |  |
|                   | LPDDR5_A.WCK1_P E12<br>LPDDR5_A.WCK1_N D13               | WCK1_t_A<br>WCK1_c_A | DQ2_A<br>DQ3_A<br>DQ4_A<br>DQ5_A | D3 LPDDR5_A.DQ3 B5 LPDDR5_A.DQ4 C6 LPDDR5_A.DQ5             |  |  |  |  |  |
|                   | LPDDR5_A.CK_P H9<br>LPDDR5_A.CK_N J9                     |                      | DQ5_A<br>DQ6_A<br>DQ7_A<br>DQ8_A | E6 LPDDR5_A.DQ6<br>F5 LPDDR5_A.DQ7<br>D15 LPDDR5_A.DQ8      |  |  |  |  |  |
|                   | LPDDR5_A.CA0 G4<br>LPDDR5_A.CA1 H5<br>LPDDR5_A.CA2 G8    | CA1_A                | DQ0_A<br>DQ10_A<br>DQ11_A        | C14 LPDDR5_A.DQ9<br>E14 LPDDR5_A.DQ10<br>D13 LPDDR5_A.DQ11  |  |  |  |  |  |
|                   | LPDDR5_A.CA3 H1:<br>LPDDR5_A.CA4 G10<br>LPDDR5_A.CA5 H1: | CA3_A<br>CA4_A       | DQ12_A<br>DQ13_A                 | B11 LPDDR5_A.DQ12<br>C10 LPDDR5_A.DQ13<br>E10 LPDDR5_A.DQ14 |  |  |  |  |  |
|                   | LPDDR5_A.CA6 G12                                         |                      | DQ14_A<br>DQ15_A                 | F11 LPDDR5_A.DQ15                                           |  |  |  |  |  |

| LPDDR5_B{LPDDR5}♦ | 1                                            |                  |                         |                            |                   |                                                 |  |  |  |
|-------------------|----------------------------------------------|------------------|-------------------------|----------------------------|-------------------|-------------------------------------------------|--|--|--|
|                   | U1C<br>MT62F1G32D4DR-031 WT:B                |                  |                         |                            |                   |                                                 |  |  |  |
|                   | LPDDR5_B.CS0<br>LPDDR5_B.CS1                 | P9<br>R10        | CS0_B<br>CS1_B          | RDQS0_t_B<br>RDQS0_c_B     | Y13<br>W12        |                                                 |  |  |  |
|                   | LPDDR5_B.DMIO<br>LPDDR5_B.DMI1               | AA12<br>AA4      | DMIO_B<br>DMI1_B        | RDQS1_t_B<br>RDQS1_c_B     | Y3<br>W4          | LPDDR5_B.RDQS1_P<br>LPDDR5_B.RDQS1_N            |  |  |  |
|                   | LPDDR5_B.WCK0_P<br>LPDDR5_B.WCK0_N           | U12<br>V11       | WCK0_t_B<br>WCK0_c_B    | DQO_B<br>DQ1_B             | V15<br>W14<br>U14 |                                                 |  |  |  |
|                   | LPDDR5_B.WCK1_P<br>LPDDR5_B.WCK1_N           | U4<br>V5         | WCK1_t_B<br>WCK1_c_B    | DQ2_B<br>DQ3_B<br>DQ4_B    | V13<br>Y11<br>W10 |                                                 |  |  |  |
|                   | LPDDR5_B.CK_P<br>LPDDR5_B.CK_N               | P7<br>N7         | CK_t_B<br>CK_c_B        | DQ5_B<br>DQ6_B<br>DQ7_B    | U10<br>T11<br>V1  |                                                 |  |  |  |
|                   | LPDDR5_B.CA0<br>LPDDR5_B.CA1<br>LPDDR5_B.CA2 | R12<br>P11<br>R8 | CA1_B                   | DQ8_B<br>DQ9_B<br>DQ10_B   | W2<br>U2<br>V3    | LPDDR5_B.DQ9 LPDDR5_B.DQ10 LPDDR5_B.DQ11        |  |  |  |
|                   | LPDDR5_B.CA3<br>LPDDR5_B.CA4<br>LPDDR5_B.CA5 | P5<br>R6<br>P3   | CA2_B<br>CA3_B<br>CA4_B | DQ11_B<br>DQ12_B<br>DQ13_B | Y5<br>W6<br>U6    | LPDDR5_B.DQ12<br>LPDDR5_B.DQ13<br>LPDDR5_B.DQ14 |  |  |  |
|                   | LPDDR5_B.CA6                                 | R4               | CA5_B<br>CA6_B          | DQ14_B<br>DQ15_B           | T5                | LPDDR5_B.DQ15                                   |  |  |  |





Sheet: /LPDDR5/ File: lpddr5.kicad\_sch Title: LPDDR5 Testbed Size: A3 Date: 2023-12-19
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1



Sheet: /Power supply/
File: power\_supply.kicad\_sch

Title: LPDDR5 Testbed

Size: A3 Date: 2023-12-19 Rev: 1.0.0

KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 Id: 5/6

