# PWM Controller with Zynq SoC

Antonio Minighin

Jen 13, 2023

# **Block Diagram**



## Main Features

## **Processing System**

The PS is made of an APU with ARM Cortex-A9 CPU featuring dual-issue, partially out of order pipeline with DSP extension, FPU, and NEON Engine for high performance, power optimized signal processing.

#### Programmable Logic

The PL is based on Artix-7 fabric that interconnects multiple components such as:

CLB with LUT, shift registers and adders

BRAM of 36Kb with dual port and FIFO logic

DSP48E1 blocks with pre-adder, multiplier and ALU

XADC with two 12 bits 1 Msample/s synchronous channels

#### AXI PS-PL Ports

 $\ensuremath{\mathsf{AXI}}$  ports are used to transfer data from the PS to the PL and viceversa.

Main AXI Ports:

-General Purpose: 2 Managers and 2 Subordinates connected to the central interconnect

-High Performance: 4 Subordinates directly connected to main memory controllers

-Accelerated Coherent: one Subordinate connected to the snoop controller and the cache

## Advance eXtensible Interface



#### **AXI Protocols**

There are 3 axi protocols which support different functionalities:

- AXI is memory mapped and can perform burst transactions
- AXI-Lite is a simpler subset of AXI
- AXI-Stream is a unidirectional fast transfer protocol



## **AXI Stream Protocol**

### Signals

AXIS protocol has a relative small ammount of signals:

- ACLK All signals are sampled on the rising edge
- ARESETn Active low reset signal
- TDATA: Streams data across the interface
- TVALID: Indicates that the master is driving a valid transfer
- TREADY: Indicates that the slave can accept a data transfer
- TLAST: Indicates the end of a packet of data
- TID: Indicates the source of the streamed data

#### Handshake

AXIS protocol allows components to exchange data using an handshake procedure. The Manager controls **TDATA** and **TVALID** signals while the subordinate the controls the **TREADY** signal.

Both the Manager and the Subordinate controls the stream rate using simple rules:

- PLAN: The Manager can't wait the Subordinate TREADY befor asserting TVALID
- KEEP: Once the Manager asserts TVALID it must remain asserted utill the handshake ends.
- LAZY: The Subordinate can wait TVALID before asserting TREADY
- BUSY: The Subordinate can deassert TREADY before TVALID is asserted

Jen 13, 2023

## **PWM**

```
COUNTER_LOGIC : process(clk_i)
begin
                                                           COMPARATOR LOGIC : process(counter r. dutv i)
  if rising_edge(clk_i) then
                                                           begin
   if (counter_r >= unsigned(top_i)) then
                                                             if(counter_r < unsigned(duty_i)) then</pre>
     counter r <= to unsigned(0, counter r'length);</pre>
                                                               pwm o <= '1':
   else
                                                             else
     counter_r <= counter_r + 1;
                                                               pwm_o <= '0';
                                                             end if:
   end if:
  end if:
                                                           end process:
end process;
```

### Counter (Sequential)

Every clock pulse the counter checks if the top value is reached choosing to wrap around zero or increment its value.

## Comparator (Combinational)

The counter is continuously compared with the dutycycle. If it overcomes the dutycycle value the pwm output is pulled low

# PWM test setup



## PWM features

#### System parameters

- $F_{clk} = 100MHz$  is the master clock frquency
- $N_{bit} = 16$  is the number of bit for all the main registers
- counter, top,  $duty \in [0:2^{N_{bit}}-1]$

$$F_{p} = \frac{F_{clk}}{top+1} > F_{p,\min} = \frac{F_{clk}}{2^{N_{bit}}}$$
 (1)

#### Max resolution of 16 bits at 100 MHz clock

The maximum resolution is get at the minimum frequency period, with these specifications  $F_{p,min} \approx 1.5 kHz$ 



## **Equivalent Number Of Bits**

The duty-cycle can be modulated with a set of values limited by the counter top value, therefore an effective (or equivalent) number of bits can be defined

$$ENOB = \log_2[top + 1] = \log_2\left[\frac{F_{clk}}{F_p}\right]$$
 (2)

| ENOB         | 8    | 10    | 12    | 14     | 16     |
|--------------|------|-------|-------|--------|--------|
| $F_p[kHz]$   | 390  | 97    | 24    | 6.1    | 1.5    |
| $T_p[\mu s]$ | 2.56 | 10.24 | 40.96 | 163.84 | 655.36 |



## **XADC**



Figure 1-3: XADC Primitive Ports



#### XADC interface

- JTAG interface connected with PS (SLOW)
- AXI wrapper interface in the PL (FAST)





## **XADC Signals**

- DLCK is the clock over which the DRP communicates
- ADCCLK is locked to DCLK/4
- CONVST edge starts the conversion at the next ADCLK
- EOC/EOS signal when the data is stored into the register

The converstion lasts 21 ADCCLK periods. The data takes other 16 DCLK periods to be stored in the register.

# **Acquisition Timing**



## Settling time resolution

 $N_{bit}$  resolution requires a relative error

$$e^{-\frac{t}{RC}} \leq \frac{1}{2^{N_{bit}+1}}$$

which requires a settling time of

$$t_{settle} \geq RC \ln(2^{N_{bit}+1})$$

$$t_{ACQ} = 9 \times (R_{MUX} + R_{MUX}) \times C_{SAMPLE}$$
 (3)

| Path                               | AUX      | AUX     | $V_P/V_N$ | $V_P/V_N$ Bipolar |  |
|------------------------------------|----------|---------|-----------|-------------------|--|
| Mode                               | Unipolar | Bipolar | Unipolar  |                   |  |
| <sup>1</sup> t <sub>ACQ</sub> [ns] | 540      | 270     | 5.4       | 2.7               |  |

<sup>&</sup>lt;sup>1</sup>External source impedances must be add to  $R_{MUX}$ 

# ADC test setup



# **AXI XADC interrupts**

#### Registers

- GIER: Enable the ip2intc\_irpt line to signal an IRQ
- IPIER: Enable individual events to control the ip2intc\_irpt line
- IPISR: When the events occours, the corresponding bit is activated



# **CPU** interrupts

#### **Snoop Control Unit**

The ARM Cortex-A9 architecture supports multiple CPUs which may have access to the same set of resources. To ensure coherency between the CPU operations a SCU is paired to them. The Interupt Controller and the associated registers are embedded here.



#### Generic Interrupt Controller

The GIC is a non-vectored interrupt controller, therefore a unique master handler is associated to each CPU. This handler polls the GIC to get the ID of the device that requested the interrupt.



# **CPU Interrupt Handler**

## Handler Limits ( $T_{clk} = 100MHz$ )

The CPU enters the handler with a huge (random) delay  $\approx 50 T_{clk}$  and must perform a write transaction to clear the interrupt. Without further improvements, interrupts faster than  $\approx 250 T_{clk}$  may be missed. This limits the acquisition rate to  $400 \ Ksample/s$ 

# Loop Control



#### PWM Mean

The PWM scale factor is valid only for it's mean value.

## ADC+CPU Delay

The ADC and the CPU take some time to convert and process the data introducing a delay  $e^{-s\Gamma}$  that degrades the phase margin

# Sample and Hold $e^{-sT/2}$



| F/f                       | 2   | 4   | 5   | 8     | 10  | 15  | 20 | 30 | 60 | 100  |
|---------------------------|-----|-----|-----|-------|-----|-----|----|----|----|------|
| $\angle e^{-j\omega T/2}$ | -90 | -45 | -36 | -22.5 | -18 | -12 | -9 | -6 | -3 | -1.8 |



## Plant and Controller





#### RC network

$$\begin{array}{ll} P(s) = \frac{\alpha}{1+s\tau_o} & R_s = 2.4 \, k\Omega \\ \tau_o = C \left(R_s//R_p\right) & R_p = 3.3 \, k\Omega \\ \alpha = \frac{R_p}{R_s + R_p} & C = 100 \, nF \end{array}$$

## PI controller

$$R(s) = k_p + \frac{k_i}{s}$$
  $k_p = 1.727$   $k_i = \omega_o k_p$   $k_i = 12429 \text{ s}^{-1}$ 

# Loop Gain and Phase margin

### ADC parameters

$$FSR = 3.3 V$$
  
 $Nbit = 12$   
 $\beta = \frac{2^{12}}{3.3} V^{-1}$ 



### PWM parameters

$$V_{cc} = 3.3 V$$
  
 $ENOB = 12$   
 $\alpha_m = \frac{3.3}{2^{12}} V$ 

## Loop Gain

$$\begin{array}{l} \textit{L(s)} = \frac{\alpha \textit{k}_p}{1 + \textit{s}\tau_o} \frac{\textit{s} + \textit{k}_i / \textit{k}_p}{\textit{s}} \\ \text{if } \frac{\textit{k}_i}{\textit{k}_p} = \omega_o \text{ then } \textit{L(s)} = \frac{\alpha \textit{k}_p}{\textit{s}\tau_o} \end{array}$$

## Closed Loop Gain

$$A_F(s)=rac{1}{eta}rac{L}{1+L}$$
 which for  $L>>1
ightarrowrac{1}{eta}$  but for  $L<<1
ightarrow A$ 

## Discretization

# Backward Euler $(s = \frac{1-z^{-1}}{T})$

From the fake-linearization of  $z=rac{1}{e^{-sT}}pproxrac{1}{1-sT}$ 

$$\frac{df(t)}{dt}|_{t=kT} = \frac{f(kT) - f(kT - T)}{T}$$

# Tustin Method $(s = \frac{2}{T} \frac{z-1}{z+1})$

From the fake-linearization of  $z=rac{e^{sT/2}}{e^{-sT/2}}pproxrac{1+sT/2}{1-sT/2}$ 

$$\frac{f'(kT+T)+f'(kT)}{2}=\frac{f(kT+T)-f(kT)}{T}$$

# Frequency Response

### Frequency Warping

For  $f \ll F$  the Euler discretization keeps the frequency response

$$s = \frac{1 - z^{-1}}{T} = \frac{1 - e^{-j\omega T}}{T} \approx j\omega$$

Tustin discretization introduces a much severe distortion

$$s = \frac{2}{T} \frac{z-1}{z+1} = \frac{2}{T} \frac{e^{j\omega T} - 1}{e^{j\omega T} + 1} = \frac{2}{T} j \tan(\pi f T)$$

#### Pre-warping

The design procedure must include a pre-warping operation to get the target frequency response  $\overline{f}$  according to the law

$$f = \frac{\arctan(\pi T \overline{f})}{\pi T}$$

## Discrete PID



$$PID = k_p + \frac{k_i}{s} + k_d s$$

Euler discretization:

$$PID(z) = k_p + \frac{k_i T}{1 - z^{-1}} + k_d \frac{1 - z^{-1}}{T}$$

Tustin discretization:

$$PID(z) = k_p + \frac{k_i T}{2} \frac{1 + z^{-1}}{1 - z^{-1}} + k_d \frac{2}{T} \frac{1 - z^{-1}}{1 + z^{-1}}$$

# Integrator $k_i/s$



# Differentiator $k_d s$



# Oversampling

#### Hardware Parameters

The PWM runs at the clock frequency  $F_{clk}=100~MHz$  Both the PWM and the ADC have  $ENOB=N_{bit}=12$  The SYNC triggers the ADC at fractions of  $T_P=40.96~\mu s$ 

| OSR           | 1      | 2      | 4      | 8      |
|---------------|--------|--------|--------|--------|
| F [kHz]       | 24     | 48     | 97     | 195    |
| T [μs]        | 40.96  | 20.48  | 10.24  | 5.12   |
| $k_i = 12429$ |        |        |        |        |
| $k_iT$        | 0.5092 | 0.2546 | 0.1273 | 0.0636 |

# Fixed point limits

#### Q codec

Rational numbers must be coded into binary form with N bits for the integer part and M for the fractional one.

With N+M bits it is possible to represent unsigned number in the range

 $[0:2^N-1+\sum_{m=1}^M 2^{-m}]$  and signed numbers in the range

$$[2^{N-1} - \sum_{m=1}^{M} 2^{-m} : 2^{N} - 1 + \sum_{m=1}^{M} 2^{-m}].$$

### Oversampled Coefficients

Huge oversampling ratios may produce discrepancies on coefficients whether they are multiplied or divided by the sampling period  $\mathcal{T}$ .

This may become a problem when coefficients iteract with other quantities because the point must always be adjusted before or after each operation.

For example, adding two 32 bit unsigned numbers that represent an integer and a Q16 number may require truncation or a 48 bit operation.



# Software Algorithm

```
static uint16_t adc = 0;
static uint16 t ref = 0x777:
static int16 t err = 0:
static uint16_t kp = 221; //1.727x2^7
static uint16 t kiT = 33371: \frac{10.5092x2^{16}}{1}
static int32_t x = 0; //integrator input
static int32_t acc = 0; //integrator output
static int32 t v = 0: // controller output
void DeviceDriverHandler(void *CallBackRef){
       u32 reg = XADC mRead(AXI XADC, IPISR);
       XADC mWrite(AXI XADC, IPISR, reg):
       adc = XADC_mRead(AXI_XADC, VAUX) >> 4;
       err = (int16_t) (ref - adc);
       x = (kiT*err)>>kiShift;
       acc = acc + x:
       v = acc + ((kp*err) >> kpShift);
       if (y < y_min) {
              v = v min:
       else if (v > v_max) {
              v = v max:
       }
       duty = (uint32 t) v:
       AXIREG mWriteReg(AXI REG, AXI DUTY, duty):
```

#### Numeric Representation

The first step is to calculate the error from the difference of two positive values. This two values are uint16\_t that can represent numbers in the range  $[0:2^{16}-1]$ , however the difference may be in the range  $[-2^{16}+1:2^{16}-1]$  which should require a signed integer of 17 bits. The second step is to multiply a int16\_t with a uint16\_t that can produce a number in the range  $[-2^{31}+2^{15}:2^{31}-2^{16}-2^{15}-1]$  which requires a 32 bit signed accumulator

## Stream and Catch



## **AXIS Snooper**

In a real time acquisition system the ADC continuously samples and streams the data but the AXI stream bus data rate is governed by handshakes and may not be constant. To have a constant stream the Manager and the Subordinate must agree on the streaming method. One way is to let the Subordinate be always ready, this forces the streaming but it's not reliable. The second way is to use the LAZY property and let the Subordinate be ready every time the Manager validates a transaction. The Snooper also checks the **TID** of a data packet, keeping those of interests and passing through the others.

## DSP Block







## Description

DSP Blocks are hard cores used for several purpose, they embedd a 30-25 bits Pre-adder, a 25x18 bits Multiplier, a 48 bits ALU as well as other more complex functionalities.

31 / 33

# **DSP** Integrator



#### Integrating Loop

An integrator can be created by looping back the output to the ALU input.

To reduce the operating frequency a sampling register is activate once per period holding the output value in the feadback path.



## PI Implementation

