# Research Paper Summary: Dynamic Branch Prediction with Perceptrons Computer Architecture (CPSC 420/520)

Anton Melnychuk, March 17th 2025

#### **Problem Statement**

Modern processors use *speculative execution* to maximize instruction-level micro-parallelism (ILP). To sustain this speculation, where fetching occurs ahead of resolved branches, traditional models developed by Yeh and Patt, such as *gshare* and *bi-mode*, rely on two-bit saturating counters in *Pattern History Tables (PHTs)*, and *finite state machine (FSM)* update logic. These counters adapt by incrementing or decrementing based on the actual outcome of a branch instruction given a state table (slide 26). However, if the counter updates fail to capture branch behavior effectively, mispredictions occur, forcing the pipeline to discard speculatively executed instructions, causing significant performance penalties (10–20 instruction flushes per misprediction). Increasing predictor accuracy determines how much ILP can be sustained. Current practical models suffer from two drawbacks:

**Exponential resource scaling:** With the large amount of memory, increasing the history length h (the number of past branches used for prediction) requires the PHT size to grow as  $O(2^h)$ , since treated as binary string. This limits their ability to capture long-distance correlations between branches (e.g., loops with nested conditionals).

Aliasing: While Branch Target Buffers (BTBs) use partial tags or PC-offset encoding to reduce overhead, these optimizations risk *aliasing*. Providing on-top optimizations to the key directly might lead to unrelated branches destructively interfering when hashed to the same counter, as seen in "branch collisions" problem (lecture slides, slide 35). For example, two branches with opposing behaviors (e.g., one loop-exit and one error-check branch) may overwrite each other's training, degrading accuracy. Worse, aliasing can cause a stale target to be retrieved (e.g., using a target address from a prior, unrelated branch).

In the Dynamic Branch Prediction with Perceptrons by Daniel A. Jimenez and Calvin Lin, the authors propose an alternative approach: replacing two-bit counters with *perceptrons*, a simplistic machine learning model. This addresses the above limitations by enabling *linear* hardware scaling O(h) and reducing aliasing through *weight-based correlation* learning. The goal is to improve accuracy, particularly for branches with *long-term dependencies*, while maintaining practical hardware costs.

#### **Importance**

Genetic algorithms to improve branch predictors face a fundamental trade-off: improving accuracy requires longer global histories to capture distant correlations, but existing algorithms scale exponentially in hardware resources. This creates an extreme barrier. For instance, increasing *gshare's* history from 15 to 18 bits (a 20% gain) requires doubling the PHT size from 32K to 64K entries, consuming more area and power. Consequently, these predictors fail to model dependencies spanning hundreds of instructions, such as branches influenced by events in nested loops or function calls (e.g., a branch outcome depending on e.g. CALL 50 instructions prior). The paper's benchmarks reveal that in the best *gshare's* 18-bit history case at 64KB budgets mispredicts 5.20% of branches, while perceptrons with best 62-bit histories reduce this to 4.64% (Figure 7).

Despite this modest reduction in misprediction rates, traditional predictors remain unsuitable for modern workloads. AI inference engines, databases, and object-oriented codebases rely on deeply nested conditionals and indirect branches (e.g., virtual function calls), where outcomes depend on *non-linear*, *long-range* correlations. This can be either dependent on dynamic data, such as activation functions, tensor shapes, data location, or early exits in models like decision trees or transformers. For example, a loop-exit branch may correlate with a prior memory allocation check buried under layers of function calls. Traditional predictors, constrained by short histories, alias such relationships into the same PHT entry, overwriting critical training data (lecture slide 35). Even advanced solutions like variable-length path predictors—which hash branch paths to index PHTs—fail due to impractical compiler co-design (sec. 2.2) suitable only for in-house chip manufacture companies.

### **Prior Work**

Algorithmic branch prediction research has primarily focused on refining two-level adaptive schemes introduced by Yeh and Patt in the early 1990s. The gshare predictor, a cornerstone of this lineage, combines branch addresses with global history via XOR hashing to index a PHT of two-bit counters. While effective for short histories, *gshare* suffers from exponential scaling. Subsequent work, such as *bi-mode* predictors, partitioned PHTs into *taken/not-taken tables* to reduce aliasing but retained the counter-based paradigm. Hybrid predictors, like the Alpha 21264's tournament design, combined global and local history predictors dynamically, yet still relied on saturating counters and finite-state machines (lecture slides 60–61).

Noticeable efforts to address long-history correlations included variable-length path predictors (Stark et al.), which hashed branch paths to index PHTs. However, these required complex compiler-profiling co-design, making them impractical for real-time hardware. Meanwhile, Branch Target Buffers (BTBs) evolved with optimizations like partial tags and PC-offset encoding (lecture slides 16–18) to reduce aliasing but remained prone to destructive interference. Return Address Stacks (RAS) improved call/return prediction but failed for deeply nested or overflowing stacks (slide 64). Note, while these methods advanced

accuracy, they either scaled poorly with history length or introduced new bottlenecks, leaving long-distance correlations and hardware efficiency unresolved. The key predictors challenge nowadays is to balance accuracy and feasibility.

#### **Novelty and Contributions**

The key contribution of this paper is a paradigm shift in branch prediction by embedding machine learning principles directly into dynamic hardware prediction mechanisms. Its foremost novelty lies in the theoretical justification of perceptrons as a natural fit for branch correlation learning. Unlike prior neural approaches limited to static prediction, the authors demonstrate that perceptrons inherently model branch outcomes as weighted sums of historical correlations—mirroring how branches often depend on *additive interactions* (e.g., loop iterations incrementally biasing a branch toward "taken"). This mathematical alignment enables perceptrons to capture nuanced *relationships* without requiring complex non-linear activation functions, a key insight absent in earlier neural or genetic algorithm-based proposals.

Another contribution of the work is how it further introduces empirically grounded design principles that redefine scalability limits. By analyzing SPEC 2000 benchmarks, the authors identify that most branches exhibit *linear separability*—a property where branch outcomes can be predicted via *thresholded linear combinations of history bits*. This finding not only justifies the perceptron's efficacy but also establishes a new taxonomy for branch behavior, guiding future hybrid predictors. Crucially, the paper reveals a linear relationship between optimal history length and training threshold (look  $\theta \approx 1.93h + 14$ ), enabling hardware-efficient parameter tuning. Such empirical rigor bridges theory and practice, ensuring perceptrons outperform traditional counters even with minimal resources (e.g., 28-bit histories at 4KB budgets).

By exploiting perceptrons' inherent parallelism (e.g., replacing multipliers with signed adders for bipolar inputs) and decoupling weight updates from critical prediction paths, the design achieves *single-cycle latency* despite 62-bit histories. This along with linear resource scaling transforms perceptrons from an experimental idea into a viable alternative to traditional counter-based designs, providing a novel co-design philosophy, where predictors complement rather than compete.

## Strength and Weaknesses

Advantages: The perceptron predictor's strengths lie in its *unprecedented scalability and accuracy*. At a 4KB hardware budget, it achieves a 6.89% misprediction rate on SPEC 2000, a 10.1% improvement over *gshare* (Figure 3), while supporting 28-bit histories versus *gshare's* 8-bit limit (Table 1). This scalability stems from its linear resource growth *O(h)*, enabling 62-bit histories at 64KB budgets (vs. *gshare's* 18-bit ceiling), which *reduces mispredictions to 4.64%* (Figure 7). Note, that despite the boost in efficiency, the perceptron's training efficiency is equally compelling: it reaches 80% accuracy within 10 branch executions, *outperforming gshare's* 20+ iterations (Figure 6), a critical advantage for speculative architectures requiring rapid convergence. Hardware optimizations, such as replacing multipliers with signed adders for bipolar inputs (-1/+1), further ensure single-cycle predictions even for 62-bit histories, matching *gshare's* latency despite 3.4x longer contexts.

**Disadvantages:** However, the perceptron's reliance on *linear separability* introduces limitations. While 84% of dynamic branches in SPEC 2000 are linearly separable (Figure 8), the remaining 16% (e.g., XOR-like dependencies) suffer higher misprediction rates. For example, in *186.crafty* (Figure 4), the perceptron underperforms *gshare* by 1.2% at 4KB budgets, exposing its inability to model non-linear patterns. The hybrid predictor mitigates this by dynamically selecting between perceptrons and *gshare* via a 2KB choice table, dominating 11/12 benchmarks at 16KB (Figure 5). Yet, hybrid designs introduce resource partitioning complexity—allocating SRAM between perceptrons, *gshare*, and choice tables—which complicates tuning.

A subtler weakness is the perceptron's *sensitivity to context switching*. Under heavy workloads (60,000-branch intervals), the perceptron's misprediction rate rises to 8.1% at 16 KB (vs. *gshare's* 7.9%), as frequent table resets degrade learned correlations (Figure 10). While the hybrid variant partially alleviates this (6.2% mispredictions), it still underperforms offline-trained predictors. Additionally, the perceptron's weight interpretation, though touted as a strength, offers limited practical utility. While weights encode historical correlations, diagnosing aliasing or refining hash functions remains non-trivial, requiring profiling tools beyond the scope of runtime hardware.

In my opinion, the paper's hybrid design exemplifies a pragmatic compromise, marrying perceptrons' linear scalability with *gshare's* non-linear agility. However, its evaluation omits *power and area comparisons*—critical metrics for real-world adoption. For instance, while perceptrons use 59% fewer SRAM bits than *gshare* at 64KB (Section 6), the arithmetic logic for dot products and parallel weight updates likely increases dynamic power. Similarly, the threshold parameter ( $\theta \approx 1.93h + 14$ ), though empirically derived, lacks theoretical grounding, risking suboptimal performance on non-SPEC workloads.

Nevertheless, the work profoundly redefines branch prediction's design space. By proving perceptrons' viability in dynamic hardware, it invites exploration of more complex learners (e.g., multi-layer networks) within linear resource bounds. Its linear separability taxonomy provides a framework for future hybrid predictors, while single-cycle operation avoids latency concerns. For modern workloads—AI, databases, and OOP code—where long-range correlations dominate, the perceptron's strengths far outweigh its weaknesses in the speculative execution problem.

# Resources

1. Computer Architecture (CPSC 420/520) course. Lecture 7: "Branch Prediction" lecture slides.

2. D. A. Jimenez and C. Lin, "Dynamic branch prediction with perceptrons," Proceedings HPCA Seventh International Symposium on High-Performance Computer Architecture, Monterrey, Mexico, 2001, pp. 197-206, doi: 10.1109/HPCA.2001.903263. keywords: {Neural networks; Counting circuits; History; Hardware; Accuracy; Modems; Space exploration; Computer architecture; Parallel processing; Prefetching}



Figure 4: Misprediction Rates at a 4K budget. The perceptron predictor has a lower misprediction rate than *gshare* for all benchmarks except for 186.crafty and 197.parser.



Figure 7: History Length vs. Performance. The accuracy of the perceptron predictor improves with history length, while *gshare*'s accuracy bottoms out at 18.



Figure 5: Misprediction Rates at a 16K budget. Gshare outperforms the perceptron predictor only on 186.crafty. The hybrid predictor is consistently better than the PHT schemes.



Figure 8: Linear Separability vs. Performance at a 512K budget. The perceptron predictor is better than *gshare* when the dynamic branches are mostly linearly separable, and it tends to be less accurate than *gshare* otherwise.