

# 1. Description

### 1.1. Project

| Project Name    | STM32_5           |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.2.1 |
| Date            | 04/12/2021        |

### 1.2. MCU

| MCU Series     | STM32F1       |
|----------------|---------------|
| MCU Line       | STM32F103     |
| MCU name       | STM32F103C8Tx |
| MCU Package    | LQFP48        |
| MCU Pin number | 48            |

### 1.3. Core(s) information

| Core(s) | Arm Cortex-M3 |
|---------|---------------|

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP48 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s)    | Label |
|----------------------|---------------------------------------|----------|-----------------------------|-------|
| 1                    | VBAT                                  | Power    |                             |       |
| 3                    | PC14-OSC32_IN                         | I/O      | RCC_OSC32_IN                |       |
| 4                    | PC15-OSC32_OUT                        | I/O      | RCC_OSC32_OUT               |       |
| 5                    | PD0-OSC_IN                            | I/O      | RCC_OSC_IN                  |       |
| 6                    | PD1-OSC_OUT                           | I/O      | RCC_OSC_OUT                 |       |
| 7                    | NRST                                  | Reset    |                             |       |
| 8                    | VSSA                                  | Power    |                             |       |
| 9                    | VDDA                                  | Power    |                             |       |
| 12                   | PA2                                   | I/O      | GPIO_EXTI2                  |       |
| 13                   | PA3                                   | I/O      | ADC1_IN3                    |       |
| 14                   | PA4 *                                 | I/O      | GPIO_Output                 |       |
| 15                   | PA5                                   | I/O      | GPIO_EXTI5                  |       |
| 16                   | PA6                                   | I/O      | ADC1_IN6                    |       |
| 17                   | PA7                                   | I/O      | GPIO_EXTI7                  |       |
| 19                   | PB1                                   | I/O      | TIM3_CH4                    |       |
| 23                   | VSS                                   | Power    |                             |       |
| 24                   | VDD                                   | Power    |                             |       |
| 25                   | PB12 *                                | I/O      | GPIO_Output                 | BIN2  |
| 26                   | PB13 *                                | I/O      | GPIO_Output                 | BIN1  |
| 27                   | PB14 *                                | I/O      | GPIO_Output                 | AIN1  |
| 28                   | PB15 *                                | I/O      | GPIO_Output                 | AIN2  |
| 30                   | PA9                                   | I/O      | USART1_TX                   |       |
| 31                   | PA10                                  | I/O      | USART1_RX                   |       |
| 32                   | PA11                                  | I/O      | GPIO_EXTI11,<br>ADC1_EXTI11 |       |
| 33                   | PA12                                  | I/O      | GPIO_EXTI12                 |       |
| 34                   | PA13                                  | I/O      | SYS_JTMS-SWDIO              |       |
| 35                   | VSS                                   | Power    |                             |       |
| 36                   | VDD                                   | Power    |                             |       |
| 37                   | PA14                                  | I/O      | SYS_JTCK-SWCLK              |       |
| 38                   | PA15 *                                | I/O      | GPIO_Output                 |       |
| 39                   | PB3 *                                 | I/O      | GPIO_Output                 |       |
| 40                   | PB4 *                                 | I/O      | GPIO_Output                 |       |
| 41                   | PB5 *                                 | I/O      | GPIO_Output                 |       |
| 42                   | PB6                                   | I/O      | TIM4_CH1                    |       |
| 43                   | PB7                                   | I/O      | TIM4_CH2                    |       |

| Pin Number<br>LQFP48 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|----------------------|---------------------------------------|----------|--------------------------|-------|
| 44                   | воото                                 | Boot     |                          |       |
| 47                   | VSS                                   | Power    |                          |       |
| 48                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. Software Project

### 5.1. Project Settings

| Name                              | Value                                                             |
|-----------------------------------|-------------------------------------------------------------------|
| Project Name                      | STM32_5                                                           |
| Project Folder                    | C:\Users\anton\Escritorio\Archivos_pendulo_stm32_cube_ide\STM32_5 |
| Toolchain / IDE                   | STM32CubeIDE                                                      |
| Firmware Package Name and Version | STM32Cube FW_F1 V1.8.3                                            |
| Application Structure             | Advanced                                                          |
| Generate Under Root               | Yes                                                               |
| Do not generate the main()        | No                                                                |
| Minimum Heap Size                 | 0x200                                                             |
| Minimum Stack Size                | 0x400                                                             |

### 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

### 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_GPIO_Init        | GPIO                     |
| 2    | SystemClock_Config  | RCC                      |
| 3    | MX_USART1_UART_Init | USART1                   |
| 4    | MX_TIM3_Init        | TIM3                     |
| 5    | MX_TIM4_Init        | TIM4                     |
| 6    | MX_TIM1_Init        | TIM1                     |
| 7    | MX_ADC1_Init        | ADC1                     |

## 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F1       |
|-----------|---------------|
| Line      | STM32F103     |
| мси       | STM32F103C8Tx |
| Datasheet | DS5319_Rev17  |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

### 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

### 6.4. Sequence

|                        | T           |              |
|------------------------|-------------|--------------|
| Step                   | Step1       | Step2        |
| Mode                   | RUN         | STOP         |
| Vdd                    | 3.3         | 3.3          |
| Voltage Source         | Battery     | Battery      |
| Range                  | No Scale    | No Scale     |
| Fetch Type             | FLASH       | n/a          |
| CPU Frequency          | 72 MHz      | 0 Hz         |
| Clock Configuration    | HSE PLL     | Regulator LP |
| Clock Source Frequency | 8 MHz       | 0 Hz         |
| Peripherals            |             |              |
| Additional Cons.       | 0 mA        | 0 mA         |
| Average Current        | 27 mA       | 14 μΑ        |
| Duration               | 0.1 ms      | 0.9 ms       |
| DMIPS                  | 90.0        | 0.0          |
| Ta Max                 | 100.1       | 105          |
| Category               | In DS Table | In DS Table  |

#### 6.5. Results

| Sequence Time | 1 ms              | Average Current | 2.71 mA    |
|---------------|-------------------|-----------------|------------|
| Battery Life  | 1 month, 21 days, | Average DMIPS   | 61.0 DMIPS |
|               | 17 hours          |                 |            |

### 6.6. Chart



## 7. Peripherals and Middlewares Configuration

7.1. ADC1 mode: IN3 mode: IN6

7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Data Alignment Right alignment

Scan Conversion Mode Enabled

Continuous Conversion Mode Disabled

Discontinuous Conversion Mode Enabled \*

Number Of Discontinuous Conversions 1

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable

Number Of Conversion 2 \*

External Trigger Conversion Source Regular Conversion launched by software

Rank

Channel 3

Sampling Time 239.5 Cycles \*

Rank 2 \*

Channel 6 \*

Sampling Time 239.5 Cycles \*

ADC\_Injected\_ConversionMode:

Enable Injected Conversions Disable

WatchDog:

Enable Analog WatchDog Mode false

7.2. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.2.1. Parameter Settings:

**System Parameters:** 

VDD voltage (V) 3.3

Prefetch Buffer Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

7.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

7.4. TIM1

**Clock Source : Internal Clock** 

7.4.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 7199 \*
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 49 \*

Internal Clock Division (CKD)

No Division

Repetition Counter (RCR - 8 bits value) 0

auto-reload preload Enable \*

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

7.5. TIM3

**Channel4: PWM Generation CH4** 

7.5.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 7199 \*

Internal Clock Division (CKD) No Division auto-reload preload Enable \*

| Trigger Output (TRGO) Parameters:                     |                                            |
|-------------------------------------------------------|--------------------------------------------|
| Master/Slave Mode (MSM bit)                           | Disable (Trigger input effect not delayed) |
| Trigger Event Selection                               | Reset (UG bit from TIMx_EGR)               |
| PWM Generation Channel 4:                             |                                            |
| Mode                                                  | PWM mode 1                                 |
| Pulse (16 bits value)                                 | 0                                          |
| Output compare preload                                | Enable                                     |
| Fast Mode                                             | Disable                                    |
| CH Polarity                                           | High                                       |
| 7.6. TIM4                                             |                                            |
| Combined Channels: Encoder Mod                        | de                                         |
| mode: One Pulse Mode                                  |                                            |
| 7.6.1. Parameter Settings:                            |                                            |
| 7.0.1.1 arameter dettings.                            |                                            |
| Counter Settings:                                     |                                            |
| Prescaler (PSC - 16 bits value)                       | 0                                          |
| Counter Mode                                          | Down *                                     |
| Counter Period (AutoReload Register - 16 bits value ) | 0xffff                                     |
| Internal Clock Division (CKD)                         | No Division                                |
| auto-reload preload                                   | Enable *                                   |
| Trigger Output (TRGO) Parameters:                     |                                            |
| Master/Slave Mode (MSM bit)                           | Disable (Trigger input effect not delayed) |
| Trigger Event Selection                               | Update Event *                             |
| Encoder:                                              |                                            |
| Encoder Mode                                          | Encoder Mode TI1 and TI2 *                 |
| Parameters for Channel 1                              |                                            |
| Polarity                                              | Rising Edge                                |
| IC Selection                                          | Direct                                     |
| Prescaler Division Ratio                              | No division                                |
| Input Filter                                          | 8 *                                        |
| Parameters for Channel 2                              |                                            |
| Polarity                                              | Rising Edge                                |
| IC Selection                                          | Direct                                     |
| Prescaler Division Ratio                              | No division                                |
| Input Filter                                          | 8 *                                        |

#### 7.7. **USART1**

**Mode: Asynchronous** 

### 7.7.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 128000 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 8. System Configuration

### 8.1. GPIO configuration

| IP     | Pin                    | Signal             | GPIO mode                                                   | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|------------------------|--------------------|-------------------------------------------------------------|-----------------------------|--------------|------------|
| ADC1   | PA3                    | ADC1_IN3           | Analog mode                                                 | n/a                         | n/a          |            |
|        | PA6                    | ADC1_IN6           | Analog mode                                                 | n/a                         | n/a          |            |
|        | PA11                   | ADC1_EXTI11        | External Interrupt Mode with Falling edge trigger detection | No pull-up and no pull-down | n/a          |            |
| RCC    | PC14-<br>OSC32_IN      | RCC_OSC32_IN       | n/a                                                         | n/a                         | n/a          |            |
|        | PC15-<br>OSC32_OU<br>T | RCC_OSC32_O<br>UT  | n/a                                                         | n/a                         | n/a          |            |
|        | PD0-<br>OSC_IN         | RCC_OSC_IN         | n/a                                                         | n/a                         | n/a          |            |
|        | PD1-<br>OSC_OUT        | RCC_OSC_OUT        | n/a                                                         | n/a                         | n/a          |            |
| SYS    | PA13                   | SYS_JTMS-<br>SWDIO | n/a                                                         | n/a                         | n/a          |            |
|        | PA14                   | SYS_JTCK-<br>SWCLK | n/a                                                         | n/a                         | n/a          |            |
| TIM3   | PB1                    | TIM3_CH4           | Alternate Function Push Pull                                | n/a                         | Low          |            |
| TIM4   | PB6                    | TIM4_CH1           | Input mode                                                  | No pull-up and no pull-down | n/a          |            |
|        | PB7                    | TIM4_CH2           | Input mode                                                  | No pull-up and no pull-down | n/a          |            |
| USART1 | PA9                    | USART1_TX          | Alternate Function Push Pull                                | n/a                         | High *       |            |
|        | PA10                   | USART1_RX          | Input mode                                                  | No pull-up and no pull-down | n/a          |            |
| GPIO   | PA2                    | GPIO_EXTI2         | External Interrupt Mode with Falling edge trigger detection | Pull-up *                   | n/a          |            |
|        | PA4                    | GPIO_Output        | Output Push Pull                                            | No pull-up and no pull-down | Low          |            |
|        | PA5                    | GPIO_EXTI5         | External Interrupt Mode with Falling edge trigger detection | Pull-up *                   | n/a          |            |
|        | PA7                    | GPIO_EXTI7         | External Interrupt Mode with Falling edge trigger detection | Pull-up *                   | n/a          |            |
|        | PB12                   | GPIO_Output        | Output Push Pull                                            | No pull-up and no pull-down | Low          | BIN2       |
|        | PB13                   | GPIO_Output        | Output Push Pull                                            | No pull-up and no pull-down | Low          | BIN1       |
|        | PB14                   | GPIO_Output        | Output Push Pull                                            | No pull-up and no pull-down | Low          | AIN1       |

| IP | Pin  | Signal      | GPIO mode                                                   | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|----|------|-------------|-------------------------------------------------------------|-----------------------------|--------------|------------|
|    | PB15 | GPIO_Output | Output Push Pull                                            | No pull-up and no pull-down | Low          | AIN2       |
|    | PA11 | GPIO_EXTI11 | External Interrupt Mode with Falling edge trigger detection | No pull-up and no pull-down | n/a          |            |
|    | PA12 | GPIO_EXTI12 | External Interrupt Mode with Falling edge trigger detection | Pull-up *                   | n/a          |            |
|    | PA15 | GPIO_Output | Output Push Pull                                            | No pull-up and no pull-down | Low          |            |
|    | PB3  | GPIO_Output | Output Push Pull                                            | No pull-up and no pull-down | Low          |            |
|    | PB4  | GPIO_Output | Output Push Pull                                            | No pull-up and no pull-down | Low          |            |
|    | PB5  | GPIO_Output | Output Push Pull                                            | No pull-up and no pull-down | Low          |            |

### 8.2. DMA configuration

nothing configured in DMA service

### 8.3. NVIC configuration

### 8.3.1. NVIC

| Interrupt Table                         | Enable | Preenmption Priority | SubPriority |  |
|-----------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                  | true   | 0                    | 0           |  |
| Hard fault interrupt                    | true   | 0                    | 0           |  |
| Memory management fault                 | true   | 0                    | 0           |  |
| Prefetch fault, memory access fault     | true   | 0                    | 0           |  |
| Undefined instruction or illegal state  | true   | 0                    | 0           |  |
| System service call via SWI instruction | true   | 0                    | 0           |  |
| Debug monitor                           | true   | 0                    | 0           |  |
| Pendable request for system service     | true   | 0                    | 0           |  |
| System tick timer                       | true   | 0                    | 0           |  |
| EXTI line[9:5] interrupts               | true   | 2                    | 0           |  |
| TIM1 update interrupt                   | true   | 0                    | 0           |  |
| TIM1 trigger and commutation interrupts | true   | 0                    | 0           |  |
| TIM4 global interrupt                   | true   | 0                    | 0           |  |
| EXTI line[15:10] interrupts             | true   | 2                    | 0           |  |
| PVD interrupt through EXTI line 16      | unused |                      |             |  |
| Flash global interrupt                  | unused |                      |             |  |
| RCC global interrupt                    | unused |                      |             |  |
| EXTI line2 interrupt                    | unused |                      |             |  |
| ADC1 and ADC2 global interrupts         | unused |                      |             |  |
| TIM1 break interrupt                    | unused |                      |             |  |
| TIM1 capture compare interrupt          | unused |                      |             |  |
| TIM3 global interrupt                   | unused |                      |             |  |
| USART1 global interrupt                 | unused |                      |             |  |

### 8.3.2. NVIC Code generation

| Enabled interrupt Table                 | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------|-----------------------------------|-------------------------|------------------|
| Non maskable interrupt                  | false                             | true                    | false            |
| Hard fault interrupt                    | false                             | true                    | false            |
| Memory management fault                 | false                             | true                    | false            |
| Prefetch fault, memory access fault     | false                             | true                    | false            |
| Undefined instruction or illegal state  | false                             | true                    | false            |
| System service call via SWI instruction | false                             | true                    | false            |
| Debug monitor                           | false                             | true                    | false            |
| Pendable request for system service     | false                             | true                    | false            |
| System tick timer                       | false                             | true                    | true             |
| EXTI line[9:5] interrupts               | false                             | true                    | true             |

| Enabled interrupt Table                 | Select for init   | Generate IRQ | Call HAL handler |
|-----------------------------------------|-------------------|--------------|------------------|
|                                         | sequence ordering | handler      |                  |
| TIM1 update interrupt                   | false             | true         | true             |
| TIM1 trigger and commutation interrupts | false             | true         | true             |
| TIM4 global interrupt                   | false             | true         | true             |
| EXTI line[15:10] interrupts             | false             | true         | true             |

<sup>\*</sup> User modified value

## 9. System Views

9.1. Category view

9.1.1. Current





### 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/CD00161566.pdf

Reference http://www.st.com/resource/en/reference\_manual/CD00171190.pdf

manual

Programming http://www.st.com/resource/en/programming manual/CD00228163.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/CD00283419.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/CD00190234.pdf

Application note http://www.st.com/resource/en/application\_note/CD00160362.pdf

Application note http://www.st.com/resource/en/application\_note/CD00164185.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167326.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00032987.pdf

Application note http://www.st.com/resource/en/application\_note/DM00033267.pdf

Application note http://www.st.com/resource/en/application\_note/DM00033344.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00052530.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf http://www.st.com/resource/en/application\_note/DM00156964.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00209695.pdf Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf http://www.st.com/resource/en/application\_note/DM00257177.pdf Application note http://www.st.com/resource/en/application\_note/DM00272912.pdf Application note http://www.st.com/resource/en/application note/DM00236305.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00296349.pdf Application note http://www.st.com/resource/en/application note/DM00325582.pdf Application note http://www.st.com/resource/en/application note/DM00327191.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00725181.pdf