# The Pacemaker Challenge

CIS 541 Group 2: Anupama Kumar Akshay Sriraman Chirag Shah Shruthi Ashok Kumar

anupamak@seas.upenn.edu akss@seas.upenn.edu chirags@seas.upenn.edu ashruthi@seas.upenn.edu

#### A look at our models:



**Heart Model:** This is a screenshot for UPPAAL implementation of a random heart. The random heart generates Asignals and Vsignals at random intervals and is modeled in such a way that it may work correctly under some situations while in some situations it may not.

#### **Pacemaker Model:**

Pacemaker model is shown in the screenshot shown below. The pacemaker is modeled in such a way that it has various modes and it keeps pacing the heart at a constant heart rate only when needed. It also has functionalities to reject faulty heart beats. There are various signals from the pacemaker which control the LED, Display and the alarm signals. These together constitute of our pacemaker model in UPPAAL.

The hard timing specifications taken into consideration for the Pacemaker model are as follows: AVI, LRI, URI, PVARP and VRP. These are the 5 timings which are taken care of in our models. Amongst these, URI and LRI are different for different modes. The modes in our model are Sleep, Normal, Sports and Manual.

Along with modes and timing constraints, the UPPAAL model also has a simulated keyboard which will switch states as and when needed. This is done by creating a mode switch keyboard on UPPAAL and then syncing it with the pacemaker.

#### Pacemaker's Screen Shot:



# Mode Switch Keyboard ScreenShot:



## The whole system in UPPAAL can be viewed in the next screenshot:



There are a total of 29 queries we have verified in our pacemaker model. Some of the **key queries** are summarized as follows.

- 1. After a valid ASignal or an Apace has come, the model is going to wait for V (Signal or Pace).
- 2. After a valid VSginal or a Vpace has come, the model is going to wait for A(Signal or Pace).
- 3. All the ASignals before PVARP and before URI are going to be rejected because these Atrial pulses are not bounded by the limit on the timing constraints.
- 4. The model is deadlock free.
- 5. A valid ASignal can only come after PVARP and URI has elapsed where both the timings are measured with references to different states. An Apace can come only after LRI and pVARP where both the timings are measured with different reference states.

All other queries can be successfully verified in the UPPAAL model. The queries also verify the properties of the display and the test cases and hence verify the correctness of our model.

#### Implementation:

Hardware Platform used: MBED LPC1768 32-bit ARM® Cortex™-M3



Software used for Development: Programming Language: C++ IDE: MBED's online Platform

Link to access the code:

https://github.com/chirags27/Pacemaker-Challenge

Link to Video:

https://www.youtube.com/watch?v=qz2C5U5 JB4

### **Explanation of overall structure of the code:**

For the **Pacemaker tester**, there are threads for sending Asignals and Vsignal and accepting Apace and Vpace. There is a separate thread which puts the pacemaker tester in the test mode as well. The pacemaker is tested rigorously in this mode.

For the initial 4 threads:

**Asignal:** This signal is sent randomly after a small aminwait period.

Vsignal: This signal is sent randomly after a small vminwait period.

**Apace:** This is used to accept Apaces from the pacemaker when Asignals are not valid.

**Vpace:** This is used to accept Vpaces from the pacemaker when Vsignals are not valid.

#### Testmode:

**Test 1**: To test a perfect heart.

Test 2: To test a dysfunctional heart.

**Test 3**: To test Asignal is before LRI and after PVARP and Vpace arrives after avimin.

**Test 4**: To test Vsignal is after avimin and before Avimax and Apace arrives after LRI and PVARP.

**Test 5**: To test the alarm functionalities when the heart is not beating and the pacemaker signals aren't received.

To test the case when Signals aren't sent to the Pacemaker and the Paces are temporarily disconnected from the pacemaker using the software (By stopping the threads for detecting the paces). This causes the buzzer to Buzz.

Also, one more functionality of the heart is the display. The LCD connected to the tester will display the last calculated heart rate.

The different modes are: Random (Default)

Test Mode

Manual Mode

The different functionalities like LCD display were also added to the tester to display the heart rate and current mode of the heart.

#### Pacemaker:

In this Implementation of DDD mode- pacemaker model we have the Pacemaker and the PM tester Mbeds. The implementation of this model is based on our Uppaal model that we constructed and verified in Milestone 1.

### **Pacemaker Implementation:**

The pacemaker monitors the heart activities on both the atrium and ventricle channels and sends the signals Vpace and Apace to the heart if the heart doesn't beat according to the timing cycles

determined based on the mode in which heart is . Each automata that we modelled in milestone 1 has been implemented as a thread.

The threads are:

- Thread pacemaker(&pacemakerThread);
- 2) Thread buzzerThread(&buzzer );
- 3) Thread modeSwitch(&modeSwitchFunctionality); ( For switching between the 3 modes )

The basic timing implementations follow the timing cycles of LRI, VRP, PVARP, and AVI.

The models of the pacemaker are as follows:

- 1) Manual where we give 'a' for apace and 'v' for vpace and 'e' for exiting the manual mode.
- 2) Normal
- 3) Sleep
- 4) Exercise

#### Communication between the PM and the PM tester:

The pacemaker and the PM tester communicate through the 4 I/O pins.

A/V pacing outputs and A/V sensing inputs on the PM,

A/V pacing inputs and A/V sensing outputs on the tester.

(In case of no event the I/O pins output 0)



Figure 1 Basic architecture of the pacemaker system

In case of sensing/pacing event, the PM/tester outputs 1 on the corresponding pins of the Mbed for the time period set by observational interval (1-10 ms).

We use interrupts to detect the signal change on the I/O channel.

void InterruptTestingReq() { testing = true; }

The receiver is interrupted to handle this signal and then resumes its execution.

The pacemaker thread initializes with all LEDs at the off state. From the Mbed LEDs we can recognise whether pacing or sensing is output.

#### Conditions:

For the pacemaker, we wait until the pacemaker outputs a ventricular pace- Vpace and start the test after that.

### **Generating traces:**

Each trace contains signals Asense, Vsense, Apace, Vpace of ALL FOUR communication channels, i.e., the print out statements indicate the signals on the four channels (A/V sensing and pacing) on the COM screen during testing.



#### How to run the code:

The .bin files are generated by compiling, assembling and linking the .cpp code using the online compiler. The .bin files can be uploaded directly into 2 mbed's and the following connections can be made for preparing the implemented model and get it working.

#### **Hardware Connections:**

### Connections between LCD and pacemaker Mbed:

| Pin number | TextLCD pins | mbed pins           |
|------------|--------------|---------------------|
| 1          | GND          | 0V                  |
| 2          | VCC          | 3.3V                |
| 3          | VO           | 0V, via 1k resistor |
| 4          | RS           | p15                 |
| 5          | RW           | 0V                  |
| 6          | Е            | p16                 |
| 7          | D0           | not connected       |
| 8          | D1           | not connected       |
| 9          | D2           | not connected       |
| 10         | D3           | not connected       |
| 11         | D4           | p17                 |
| 12         | D5           | p18                 |
| 13         | D6           | p19                 |
| 14         | D7           | p20                 |

The LCD is connected to the mbed that represents the pacemaker using the pin connections as shown above. LCD is connected to the heart in similar fashion.

### Connections and pacemaker Mbed and LEDs:

There are two sets of LEDs - One represents the pacing signals being given to the heart. The other glows whenever there is an Asignal and Vsignal received from the heart mbed.

Pin 12 is connected to a red LED that represents Apace. It glows whenever this signal is generated.

Pin 13 is connected to a green LED that represents Vpace.It glows whenever this signal is generated.

Pin 10 is connected to a red LED that represents Asignal.It glows whenever this signal is received.

Pin 11 is connected to a green LED that represents Vsignal.It glows whenever this signal is received.

#### **Connections between heart Mbed and pacemaker Mbed:**

Pin 5 (DigitalOut) of heart mbed is connected to pin 5(Digitaln) of pacemaker mbed. This connection represents Asignal.

Pin 6(DigitalOut) of heart mbed is connected to pin 6(DigitalIn) of pacemaker mbed. This connection represents Vsignal.

Pin 7(Digitaln) of heart mbed is connected to pin 7(DigitalOut) of pacemaker mbed. This connection represents Apace.

Pin 8(DigitalIn) of heart mbed is connected to pin 8(DigitalOut) of pacemaker mbed. This connection represents Vpace.

Pin 21 of heart mbed is connected to pin 21(DigitalOut) of pacemaker mbed for synchronization during the functioning of test mode. This is used to receive and send a ready signal.

Pin 22 of heart mbed is connected to pin 22 of pacemaker mbed. This sends and receives an acknowledgement signal.

Pin 23 of heart mbed is connected to pin 23 of pacemaker mbed. This is to model the feedback from the SA Node to the pacemaker as an acknowledgement of a valid/useful Apace.

Pin 24 of heart mbed is connected to pin 24 of pacemaker mbed. This is to model the feedback from the VA Node to the pacemaker as an acknowledgement of a valid/useful Vpace.

### **Connections between pacemaker Mbed and buzzer:**

Pin 25 of the pacemaker mbed is connected to the buzzer, which is used to model a failure of the pacemaker.

#### Connections between pacemaker Mbed and 3D heart:

Pins 27 and 28 of the pacemaker mbed is connected to the 3D Heart, which is used to model an assisted (properly functioning) dysfunctional heart.

#### **Python Plots for Heart rate:**



### **Analysis of experimental results:**

ASignal before URI - pvarp - avimax is rejected. This is because if not, the heart rate will exceed the given limit for a particular mode. After a Vpace or a Vsignal, the time of Pvarp and URI - pvarp - avimax is allowed to elapse and then Asignal is allowed to come until LRI- Pvarp - Avimax. This ensures that if any Asignal doesn't come in this interval, the pacemaker will send an Apace. This ensures proper operation of the heart. After a Asignal or Apace has come, a period of avimin is elapsed and then Vsignal is checked unitl Avimax. If no valid VSginal comes, Vpace is given and then the VARP and PVARP signals begin and then the cycle repeats itself. This takes place in a deterministic manner.

#### **Assurance Cases:**

Assurance is a justified measure of confidence that a system will function as intended in its environment of use.

# Assurance case (complete):



The overall claim of the project is that the implemented pacemaker software is acceptably safe to operate in DDD mode. Also the context of these claims are the following:

- ★ Pacemaker in DDD mode paces and senses in both atrial and ventricle and pacing is inhibited when the pacemaker gets a sensing signal.
- ★ Requirements are extracted from the system specification provided by Boston Scientific.
- ★ Timing tolerance is allowable timing interval within which functionalities or safety of the system are not harmed significantly.

These claims are also made under the assumption that the hardware platform on which this software runs is reliable and the designer extracted all the important properties related to the software safety from the system specification. Further there are 3 sub goals based on code generation , timing tolerance and modelling claims.

### Assurance Cases (Part 1):



The assurance cases for modelling claims are based on the main goal that the model satisfies all the desired properties stated above with reference to the UPPAAL model. We supply an argument over all the properties. This arguments are claimed by providing queries to verify these properties. These queries satisfy the properties mentioned above and their results proving to be evidences for these claims thereby validating the main goal.

### Assurance Cases(Part 2):



The assurance cases for the code generation are modelled with a main goal that the code generation process transforms the UPPAAL model into the code correctly. We argue this by the use of a logically reliable modeling technique. We provide justification by pointing out the use of two different timers to monitor the Apace and the Vpace signals, to guarantee the accuracy of the interval during which the heart is monitored for signals. Also there are flags used at each stage to identify the current stage, and these flag updates are triggered by timer interrupts. Therefore the whole system is up to date every millisecond, so whichever stage the pacemaker is currently in, the update would be reflected and acted accordingly.

The other goal being that the code synthesis for the verified model is correct. This goal is being supported by claims that the code is executed, without any errors and that the functionality of the UPPAAL model was preserved when transferring to code .These claims can be justified as various test cases were designed and tested on the model. All test results matched the expected results. The precision of the pacemaker system does not vary over time as it was tested for a long duration. The different test cases were modeled to verify different functionalities of our model, and thereby concluding our goal.

### Assurance Cases(Part 3):



The assurance cases for timing tolerance are based on a goal that the synthesized code satisfies all the timing properties with tolerance of less than 1 millisecond. They are divided into subgoals in such a way that each of the property are satisfied. The properties are

- ★ Deadlock freeness
- ★ Ensuring Vsense/Vpace between AVImin and AVImax
- ★ Atrial sense receive confirmed after PVARP between URI and LRI
- ★ Atrial pace receive confirmed after LRI PVARP AVImax
- ★ Confirm Atrial sense or pace and putting heart in wait state for Vsense/Vpace till AVImin

They are supported with arguments that appropriate test cases were tested. The strategy used to prove these properties are the test results which illustrate the assured working of the test object.

Each of these properties are taken care by implementing guard conditions that are to be satisfied in such a way that they confine events that occur and events that are to be triggered, to their particular time interval respectively.

These test cases for specific properties are designed with a timing tolerance of  $\pm$  1 *millisecond*. They are tested for exact boundary conditions, a deviation of +1 millisecond and a deviation of 1 millisecond.

The observed result that the pacemaker paces the ventricle and the atrium as required provide justification.

### The **correctness of implementation** is verified by:

- 1. Observing the heart rate on the LCD. Whenever the heart is in manual mode, the heart rate shifts towards the lower bound i.e. LRI.
- 2. Test Modes are implemented where the Pacemaker is tested rigorously.
- 3. Test Modes test the pacemaker for all the possible timing constraints.
- 4. Pacemaker always paces the heart when needed as it is implemented as a FSM(Finite State Machine). This implies the state changes when it needs to.
- 5. The implementation is done only after model checking. Since all the queries are satisfied and the model is assured to be deadlock free in UPPAAL, with the same timing constraints and the observed outputs, it can be confidently stated that the implementation is correct.

#### Member Contribution:

Every member of the project has worked equally towards modelling, development and implementation of the project. Everyone has shown full dedication towards working on this project.