# ENGR2420 Lab 5: MOS Transistor Characteristics

Abigail Fry Anusha Datar Vienna Scheyer

April 1, 2019

# 1 Experiment One: Gate Characteristics

In the first experiment, we measured the change in the channel current as a function of gate voltage for both nMOS and pMOS transistors. For the nMOS transistor, we set source voltage to ground and the drain voltage to 5 Volts and then varied the gate voltage from 0 to 5 Volts and measured the current at the source. For the pMOS transitor, we set the source voltage to 5 Volts, set the drain voltage to ground, and then varied the gate voltage from 0 to 5 Volts and measured the current at the drain.



**Figure 1:** Schematics for the circuits used to measure the current response to changes in gate voltage for nMOS and pMOS transistors.

#### 1.1 Results

Based on this model, we can plot the experimental and theoretical current response to gate voltage for each transistor on semilogarithmic axes.



Figure 2: Channel Current-Gate Voltage Plot for nMOS and pMOS transistors.

Then, we can determine the incremental transconductance gain of the pMOS and nMOS transistors and plot the experimental and theoretical values on log-log axes.



Figure 3: Incremental Transconductance Gain as a function of a current for nMOS and pMOS transistors.

## 1.2 Analysis

When using the EKV model to characterize the relationship of the channel current and the gate voltage, we assume that the channel current is equal to the saturation current. The value of the saturation current from the pMOS transistor, as shown in the prelab assignment, is:

$$I_{sat} = I_s log^2 (1 + e^{\frac{\kappa (V_G - V_{T0}) - V_S)}{2U_T}})$$

The value of the saturation current from the pMOS transistor, as shown in the prelab assignment, is:

$$I_{sat} = I_s log^2 (1 + e^{\frac{\kappa((V_{DD} - V_G) - V_{T0}) - (V_{DD} - V_S)}{2U_T}})$$

By using the ekvfit function in MATLAB (with epsilon value 5e-7), we were able to extract values of  $I_s$ ,  $\kappa$ , and  $V_{T0}$  for each type of transistor. For the nmos transistor, the value of  $I_s$  was 2.1307 \* 10<sup>-7</sup> Amps,  $\kappa$  was .556, and  $V_{T0}$  was .588 Volts. For the pMOS transistor, the value of  $I_s$  was 5.288 \* 10<sup>-7</sup> Amps,  $\kappa$  was .81535, and  $V_{T0}$  was .62255 Volts. Note that because  $\kappa$  is a divider ratio, it is a dimensionless quantity.

We then could compare our theoretical model of each transistor to the data we collected in the lab. In general, our plots qualitatively match expected values. Note that there is some noise at high voltages for the pMOS and low voltages for the nMOS - this is likely due to the difficulties associated with measuring very low currents using the SMU. Furthermore, the actual theoretical fits are based on calculations associated with careful sampling of the current data, so any overepresentation or underrepresentation of specific regions in the points used to extract the parameters for the model could lead to deviations in the plot.

We also extracted the incremental transconductance gain for both transistors. In theory the incremental transconductance gain is equal to the ratio between the change in channel current and the change in voltage at the gate. In the case of the nMOS transistor, this implies that the transconductance gain, or  $g_m$  is equal to  $\frac{\kappa}{U_T}*\sqrt{I_sI_{sat}}*(1-e^{-\sqrt{I_sI_{sat}}})$ , In the weak inversion case (when  $I_{sat}<< I_s$ ), this generalizes to  $\frac{\kappa}{U_T}*\sqrt{I_sI_{sat}}$ . In the case of the pMOS transistor, this relationship is inverted -  $g_m$  is equal to  $-\frac{\kappa}{U_T}*\sqrt{I_sI_{sat}}*(1-e^{-\sqrt{I_sI_{sat}}})$ . In the weak inversion case (when  $I_{sat}<< I_s$ ), this generalizes to  $-\frac{\kappa}{U_T}*I_{sat}$ , and in the strong inversion case (when  $I_{sat}<< I_s$ ), this generalizes to  $-\frac{\kappa}{U_T}*I_{sat}$ , and in the strong inversion case (when  $I_{sat}>> I_s$ ), this generalizes to  $-\frac{\kappa}{U_T}*\sqrt{I_sI_{sat}}$ . These two curves should intersect at  $I_s$ .

Experimentally, we calculated incremental transconductance gain by calculating the quotient of the partial derivative of the channel current for each transistor and the partial derivative of the gate voltage for each transistor. To do this, we leveraged MATLAB's *diff* function and calculated the value of the transconductance at each point.

Again, both the theoretical and experimental plots qualitatively resemble each other - notably, each of the experimental and theoretical plots have distinct weak-inversion and strong-inversion regions with an inflection point around the extracted value of  $I_s$ . Like the prior plot, this example is subject to issues associated with low current values and the points sampled when extracting the parameters.

#### 1.3 Discussion

The theoretical fits match the data in both the weak-inversion and strong-inversion regions. This is the case for both the general current-voltage plot and for the transconductance plot - however, there tends to be variation at low current values (most notably in the pMOS weak inversion case), which is likely due to measurement difficulties at low currents.

# 2 Experiment Two: Source Characteristics

In the second experiment, we measured the change in the channel current as a function of source voltage for both nMOS and pMOS transistors. For the nMOS transistor, we set both the gate and the drain voltage to 5 Volts and then varied the source voltage from 0 to 5 Volts and measured the current at the source. For the pMOS transitor, we set both the source and drain voltage to ground and then varied the source voltage from 0 to 5 Volts and measured the current at the drain.



**Figure 4:** Schematics for the circuits used to measure the current response to changes in source voltage for nMOS and pMOS transistors.

### 2.1 Results

We first plotted the source voltage - channel current characteristics for the transistors. Then, we used the *line fit* function to create source characteristics for the nMOS and pMOS devices on semilogarithmic axes.



**Figure 5:** Source characteristic for the nMOS transistor.



**Figure 6:** Source characteristic for the pMOS transistor.

Then, we extracted the incremental source conductance at weak inversion and strong inversion for the two types of transistors and plotted the values on a loglog scale.



Figure 7: Incremental Source conductance as a function of channel current for nMOS.



Figure 8: Incremental Source conductance as a function of channel current for pMOS.

### 2.2 Analysis

To find the theoretical fit at the weak inversion region for the nMOS and pMOS source characteristic, we used the *line fit* function provided with the lab. We used the epsilon value  $5e^4$  recommended in the function to get to a line of best-fit. We then plotted the fit to the weak inversion region for each transistor.

To plot the experimental incremental source conductance for the nMOS and pMOS transistors we used

$$g_{m_{exp}} = \frac{\partial I_{sat}}{\partial V_S}$$

where  $g_{m_{exp}}$  is experimental source conductance,  $V_S$  is source voltage in Volts, and  $I_{sat}$  is channel current in Amps. In MATLAB, we used diff and ./ to create the experimental plots. The theoretical fits for the nMOS and pMOS are the same. For the weak inversion region, both transistor fits can theoretically be represented with

$$g_{m_w} = \frac{I_{sat}}{U_t}$$

where  $g_{m_w}$  is theoretical source conductance in weak inversion and  $U_t$  is the thermal voltage constant at .0258 Volts. This value was provided in *ekvfit* function that came with the lab. In the strong inversion region, both transistors can theoretically be represented with

$$g_{m_s} = \frac{\sqrt{I_s I_{sat}}}{U_t}$$

here  $g_{m_s}$  is theoretical source conductance in strong inversion region and  $I_s$  is 2 times the constant threshold current at the transition point defined in the source characteristic. For this lab, the transition point was between the qualitatively found ohmic and saturation regions.

### 2.3 Discussion

The source characteristics of both transistors have distinct weak-inversion and strong-inversion regions with an inflection point around the extracted value of  $I_s$ . The slope of the exponential region in Figure 5 is 0.0022 (Mho) and the slope of the exponential region in Figure 6 is -6.849e-04 (Mho). The voltage- channel current characteristic at the source follow similar trends as the voltage - channel current characteristics at the gate from Experiment One. For the nMOS transistor, as the Voltage at the source increases, so does the

channel current - it first increases exponentially and then linearly. Meanwhile, for the pMOS transistor, as the voltage at the source increases, the channel current decreases - first exponentially and then linearly. We did have some challenges with Figure 7. The weak and strong inversion lines should intersect each other similarly to how the lines intersect in Figure 8. Weak inversion and strong inversion have very few data points shown compared to Figure 8. This issue persisted when we re-collected data, and we were unable to resolve it computationally.

# 3 Experiment Three: Drain Characteristics

In Experiment 3, we measured the channel current as a function of drain voltage while holding the gate voltage at three different values for both an nMOS and a pMOS transistor.



**Figure 9:** Schematics for the circuits used to measure the current response to changes in drain voltage for nMOS and pMOS transistors.

#### 3.1 Results

Figure 10 shows the drain characteristics of an nMOS transistor. We held the gate voltage at three constant values: 100 mV below the threshold voltage (0.6 V) for weak inversion, the threshold voltage (0.7 V) for moderate inversion, and  $V_{dd}$  (5 V) for strong inversion.



Figure 10: nMOS drain characteristics.

Figure 11 shows the drain characteristics of a pMOS transistor. We held the gate voltage at three constant values: 100 mV above the threshold voltage (4.3 V) for weak inversion, the threshold voltage (4.2 V) for

moderate inversion, and ground (0 V) for strong inversion.



Figure 11: pMOS drain characteristics

Figure 12 shows a semilogarithmic plot of Early voltage as a function of saturation current (x-axis logarithmic) for all three gate voltages for both the nMOS and pMOS transistor.



Figure 12: nMOS Early Voltage

Figure 13 shows a loglog plot of intrinsic gain ( $g_s$ ) as a function of saturation current for all three gate voltages for both the nMOS and pMOS transistor.



Figure 13: pMOS Early Voltage as a function of saturation current

### 3.2 Analysis

To extract saturation current for each transistor, we used the MATLAB *polyfit* function to fit a line to the saturation region at each gate voltage. The saturation current is the y-intercept of this best fit line, so we took the y-intercept of the *polyfit* to get saturation current. To extract Early voltage, we used the equation

$$VA = r_o I_{sat}$$

In order to use that equation we also needed to extract  $r_0$  which we did by taking the inverse of the slope in the saturation region.

To extract intrinsic gains for each transistor, we had to extract incremental source conductance,  $g_s$ . To extract  $g_s$ , we used the *polyfit* function to fit a line to the ohmic region for each gate voltage. The slope of this best fit line is equal to  $g_s$ . Then we multiplied to get intrinsic gain,  $g_s r_o$ . Table 1 shows the extracted values for the nMOS transistor at three gate voltages, and Table 2 shows the extracted values for the pMOS transistor at three gate voltages.

| Gate Voltage (V) | Saturation Current (A) | Early Voltage (V) | Intrinsic Gain (mhos <sup>2</sup> ) |
|------------------|------------------------|-------------------|-------------------------------------|
| 0.6              | $2.51 \times 10^{-6}$  | 39.94             | 758                                 |
| 0.7              | $9.30 \times 10^{-6}$  | 41.93             | 282                                 |
| 5                | $1.56 \times 10^{-3}$  | 1.42              | 2.74                                |

Table 1: Extracted values for nMOS transistor

| Gate Voltage (V) | Saturation Current (A)   | Early Voltage (V) | Intrinsic Gain (mhos <sup>2</sup> ) |
|------------------|--------------------------|-------------------|-------------------------------------|
| 0                | $-1.89 \times 10^{-3}$   | -11.31            | 0.17                                |
| 4.2              | -4.23 x 10 <sup>-6</sup> | -53.37            | 84.66                               |
| 4.3              | $-1.17 \times 10^{-6}$   | -28.89            | $1.95 \times 10^4$                  |

Table 2: Extracted values for pMOS transistor

## 3.3 Discussion

In weak and moderate inversion regions for both nMOS and pMOS transistors, the intrinsic gain is much greater than unity, so in weak and moderate inversion regions it would be appropriate to assume that the transistor's intrinsic gain will be much larger than unity. For the strong inversion case, however, the intrinsic gains are  $2.74Mhos^2$  and  $0.17Mhos^2$  for nMOS and pMOS respectively. The nMOS value is fairly close to unity and the pMOS value is less than unity, so in the strong inversion region this assumption would not generally hold true.