### ECE 720 – ESL & Physical Design

# Project 3 Requirements (Updated)

W. Rhett Davis NC State University

© W. Rhett Davis NC State University Slide 1 ECE 720

# Project System



- cortex\_soc system includes the netlist for this system
- Your project assignment is to execute the physical flow
- "proj3" directories in repositories will be created with files from Project 1 plus Place & Route Tutorial #2
- You will need to modify the files yourself to get the flow working

# Project Goals

- Perform the complete physical design flow on the cortex\_soc system
- Primary Objective: minimize the metric A<sup>2</sup>D
  - $\rightarrow$  A<sup>2</sup> area of the design squared
  - » D clock period of the design
- Secondary Objective: minimize the number of metal layers

- Use ss0p95v125c corner/timing/liberty library
- Keep an iteration record, as in pr\_tut2
- Design must meet hold-time constraints (in ICC, no extra margin needed)
- Complete detail routing with no violations

© W. Rhett Davis NC State University Slide 4 ECE 720

### Report Statistics in design\_stats.xlsx

#### » Area

- Number of cells (final, not including filler cells)
- Area (height and width) for both the core and complete design
- Cell density (target at the beginning of the *init* step)

### » Routing

- Number of metal layers used
- Total wire length ("Net Length" from report\_qor)

### » Timing and Signal Integrity

- Target clock rate, setup slack, hold slack (from pr/timing\_si\_max & \_min.rpt)
- Worst case (by area) noise width and height (from pr/noise.rpt)

- Report Statistics in design\_stats.xlsx
  - » Clock
    - Max skew, max/min transition time, and max/min insertion delay (launch latency) (from timing\_si\_clock.rpt)
    - Number of stages (i.e. "Levels") and sinks (from report\_clock\_tree)
- Images
  - » Final Layout
  - » Clock Tree Plot

### Iteration Report

- Supporting Files (from last iteration only)
- run\_init.log
- run\_place.log
- run\_cts.log
- run\_route.log
- run\_ptsi.log
- pr/timing\_si\_max.rpt
- pr/timing\_si\_min.rpt
- pr/timing\_si\_clock.rpt
- pr/noise.rpt
- pr/work/ (note that you'll need to modify .gitignore to commit this)

- cortex\_soc.def
- cortex\_soc\_routed.v
- your modified versions of all files in the repository

# Grading

- Satisfying Design Objectives (20%)
- Meeting Design Constraints
  - » No Hold- or Setup-Time Violations w/ ss0p95v125c Corner (15%)
  - » No Routing Violations (15%)
- Report Completeness (50%)

Due Thu. Dec. 8