# Neuromorphic Circuits on FDSOI Technology for Computer Vision Applications

Dinesh Rajasekharan\*, Amit Ranjan Trivedi<sup>†</sup>, and Yogesh Singh Chauhan\*

\*Department of Electrical Engineering, Indian Institute of Technology Kanpur, Kanpur, India 208016.

†Department of Electrical and Computer Engineering, University of Illinois at Chicago, Chicago, Illinois, United States.

Email: dineshr@iitk.ac.in, chauhan@iitk.ac.in

Abstract—Potential of neuromorphic circuits on FDSOI technology for computer vision applications is demonstrated in this paper. Computer vision systems based on conventional Von Neumann architecture consume large area and energy. The FDSOI inverter-based circuits proposed in this work, require only 11 transistors per pixel for colour detection, and only 59 transistors per pixel for erosion and dilation operations, whereas the CMOS-based Boolean circuit requires more than 300 transistors per pixel, and 2700 transistors per pixel, respectively, for these operations.

### I. INTRODUCTION

Neuromorphic computing is useful for large data processing, and visual data is one of the major sources of data for human beings. Image processing using conventional Boolean computing platform, requires many multiplication and accumulation operations to be done serially and, therefore, consumes larger area and power [1]. In this work, we show that neuromorphic circuits, based on FDSOI inverters, can be used for computer vision applications. We have performed circuit simulations for detecting colours in the images, and also shown two basic morphological operations on the images, namely, erosion and dilation. The simulations were carried out using BSIM-IMG MOSFET model, calibrated with the experimental FDSOI transistors [2] [3]. The  $I_{DS} - V_{FG}$  characteristics used for the FDSOI NMOS and PMOS devices are shown in Fig. 1a and Fig. 1b, respectively.

# II. FDSOI INVERTERS FOR IMAGE PROCESSING

The variation of output voltage and current, flowing through FDSOI MOSFET-based inverter (Fig. 1c), with input front gate voltage  $V_{in1}$ , for different back gate voltages,  $V_{in2}$ , are shown in Fig. 1d and Fig. 1e, respectively. Figs. 1d and 1e show that significant current flows through the inverter, only when  $V_{in1}$  is close to the switching threshold of the inverter, and this switching threshold can be changed by  $V_{in2}$ . Fig. 1e shows the variation in peak current with change in  $V_{in2}$ , and this variation is due to substrate depletion effect [4]. By providing offset voltage,  $V_{offset}$ , to the back gate voltages of the transistors in the inverter, we can also control the peak current and the shape of current characteristics, as shown in Fig. 1f.

## III. COLOUR DETECTION CIRCUIT

The block diagram representation of the circuit, for detecting a colour from an image of size  $n \times n$ , is shown in Fig. 2. Inputs to the system are the intensities of the three primary colours for each pixel in the image. Every pixel processing block (PPB) contains three inverters, each one of them processing pixel intensity of one of the three primary

colours. The back gate voltages of transistors in PPB are designed such that maximum current flows, when the inputs to the PPB correspond to that of the colour to be detected.

The output current of each PPB is fed to the corresponding WTA cell [5], [6]. Output voltage of WTA cell will be lower, if the input current to the cell is large. Results of colour detection performed on some input images [7] are shown in Fig. 3, which shows that the circuit is more selective for larger  $V_{offset}$ . For processing one pixel of the image, this system requires only 11 transistors, whereas, the CMOS-based Boolean system requires more than 300 transistors.

#### IV. MORPHOLOGICAL IMAGE PROCESSING

Morphological image processing is used for identifying and analysing the geometrical shapes in the images, and erosion and dilation are two fundamental morphological operations [8]. In an erosion (dilation) operation, the value of each pixel in a colour channel is replaced by the minimum (maximum) value among the pixels, enclosed by the structuring element (SE), as shown in Fig. 4a. The implementation of SE is shown in Fig. 4c, in which the back gates of all the transistors are provided with the same voltage. For erosion (dilation) operation, the back gate voltage is provided such that maximum current flows through the SE for the smallest (largest) input voltage.

Circuit for erosion and dilation operations is similar to the colour detection circuit, and is shown in Fig. 5. In the circuit, the output currents of SEs are provided to WTA cells, which give the corresponding output voltages. The input images [9], the results of erosion and dilation operations and one of the applications of these two operations, edge detection, are shown in Fig. 6. Edge is detected by subtracting the area identified by erosion, from the area recognised by dilation. For erosion/dilation operation, the proposed FDSOIbased implementation, requires only 59 transistors per pixel, whereas the CMOS-based Boolean implementation requires more than 2700 transistors. The performance of the system is tabulated in Table I. Here selectivity, defined in percentage, is the fractional range of input voltage for which the output current of inverter is more than 10% of the maximum current through the inverter.

## V. CONCLUSION

Neuromorphic computing circuits, based on FDSOI technology, for colour detection, and for erosion and dilation operations have been implemented in this work. The proposed non-Boolean implementation requires only 11 transistors per pixel for colour detection, and only 59 transistors per pixel for erosion/dilation operation. In comparison, the CMOS-based Boolean implementation requires more than 300 and 2700 transistors per pixel, respectively, for the same operations.





Fig. 1:  $|I_{DS}| - V_{FG}$  characteristics of the  $50~\mathrm{nm}$  technology node FDSOI (a) NMOS and (b) PMOS devices ( $W=10~\mu\mathrm{m}$  and  $L=52~\mathrm{nm}$ ), calibrated with the BSIM-IMG MOSFET model [2] [3]. Symbols denote the measurement data for the devices [4], [10] and the lines denote the model. (c) FDSOI MOSFET-based inverter used in this work. (d) Output voltage and (e)  $I_{DS}-V_{in1}$  characteristics of the inverter ( $W=0.156~\mu\mathrm{m}$  and  $L=52~\mathrm{nm}$  for the MOSFETs) for  $V_{offset}=0~\mathrm{V}.~V_{in2}$  is varied from  $-1~\mathrm{V}$  to  $1~\mathrm{V}.$  (d)  $I_{DS}-V_{in1}$  characteristics of the inverter with  $V_{in2}=0~\mathrm{V}.~V_{offset}$  is varied from  $-1~\mathrm{V}$  to  $2~\mathrm{V}.$ 

**(b)** 



Fig. 2: Block diagram for (a) colour detection circuit for an image of size  $n \times n$  and (b) pixel processing block.

(a)



**Fig. 3:** (a)-(c) Input images [7] (d) Colour to be detected. Output images for (e)-(g)  $V_{offset}=-0.5\,\mathrm{V}$ , (h)-(j)  $V_{offset}=0\,\mathrm{V}$  and (k)-(m)  $V_{offset}=0.5\,\mathrm{V}$ . In the output images, lighter shades indicate higher colour match.



**Fig. 4:** (a) Illustration of erosion/dilation operation on an image. Here values in square indicate pixel intensity. (b) Representation of an image with pixel references, shown inside square. (c) Block diagram for structuring element of size  $3\times 3$ , operating on pixel i. (d) Conditions on control voltages for the erosion and dilation operations.



Control Voltage (Structuring element controlled to '0'/'1' for erosion/dilation operation)

Fig. 5: Block diagram of circuit for erosion/dilation operation on the images of size  $n \times n$ .



Fig. 6: (a), (b) Input images [9]. (c), (d) Outputs of dilation operation (e), (f) Outputs of erosion operation. The operations were performed for  $V_{offset}=0~\rm V.$  (g), (h) Outputs, obtained by subtracting the area identified by erosion operation from the area identified by dilation operation (dilation - erosion). This operation identifies the edges of the objects in the images.

TABLE I: Performance of proposed methodology

|                      |                                |                            |                               | 0,                                          |
|----------------------|--------------------------------|----------------------------|-------------------------------|---------------------------------------------|
| Circuit operation    | $V_{offset} = -0.5 \mathrm{V}$ | $V_{offset} = 0 \text{ V}$ | $V_{offset} = 0.5 \mathrm{V}$ | Performance metric                          |
| Colour<br>detection  | 76.6%                          | 39.1%                      | 29.8%                         | Selectivity (in %) of input to the inverter |
| Erosion,<br>dilation | 4.98%                          | 29%                        | 31.66%                        | Maximum error (in %)<br>in the operation    |

## REFERENCES

- [1] N. Shukla et al., IEEE Symposium on VLSI Technology, June 2016.
- [2] BSIM-IMG Technical Manual. Nov. 2016. [Online]. Available: http://bsim.berkeley.edu/models/bsimimg/
- [3] S. Khandelwal et al., IEEE Trans. Electron Devices, Aug 2012.
- [4] P. Kushwaha et al., Solid State Electronics, vol. 104, no. Supplement C, 2015.
- [5] J. Lazzaro et al., Advances in Neural Information Processing Systems 1, 1989.
- [6] A. R. Trivedi et al., IEEE IEDM, Dec 2015.
- [7] "INRIA Horses," CALVIN research group. [Online]. Available: http://calvin.inf.ed.ac.uk/datasets/inria-horses/
- R. C. Gonzalez et al., "Digital image processing," ed: Prentice Hall Press, ISBN 0-201-18075-8, 2002.
- [9] D. Rajasekharan et al., International Conference on Emerging Electronics (ICEE), Dec 2016.
- [10] Y. Morita et al., Symposium on VLSI Technology, June 2008.