# Novel Low and High Threshold TFET Based NTI and PTI Cells Benchmarked With Standard 45 nm CMOS Technology for Ternary Logic Applications

Ramakant, Sanjay Vidhyadharan, A. Krishna Shyam, Mohit Hirpara, Tanmay Chaudhary and Surya S. Dan Dept of EEE, BITS Pilani, Hyderabad Campus
Hyderabad, Telangana, India-500078
Email: ssdan@hyderabad.bits-pilani.ac.in

Abstract-For the first time, innovative low (LVT) and high (HVT) threshold tunnel FET devices have been reported for ternary logic applications. Based on an iterative algorithm, the DG TFET structures have been optimized such that the TFET characteristics are better than the MOSFETs having same width at the standard 45 nm technology node. These devices are designed in such a way that the low and high threshold voltages are  $V_{TL} = V_{DD}/3$  and  $V_{TH} = 2V_{DD}/3$  respectively, with the ranges {0 to  $V_{DD}/3$ },  $\{V_{DD}/3$  to  $2V_{DD}/3\}$  &  $\{2V_{DD}/3\}$  to  $V_{DD}$  representing the 3 logic states 0, 1 & 2 respectively. Device optimization has been carried out by studying the impact of changes in various device parameters on performance. Optimized TFET devices have been benchmarked with standard CMOS for the same circuit designed using same technology. TFET device characteristics were simulated using synopsys® tools and circuit performance benchmarking was carried out with the standard 45 nm CMOS library using cadence<sup>®</sup> EDA tool. Proposed LVT & HVT TFETs have ON currents  $(I_{ON})$  roughly twice and OFF currents  $(I_{OFF})$  at least an order of magnitude lower than the corresponding MOSFETs. The performance of the optimized TFET based NTI & PTI ternary logic cells have been benchmarked with analogous CMOS circuits at same technology node. The overall Power Delay Products (PDP) of the TFET based logic cells have been demonstrated to be around 99.9% lower than the corresponding CMOS based logic cells. The proposed LVT & HVT TFET based NTI and PTI cells will serve as the starting point for any ternary logic applications.

Index Terms—NTFET & PTFET Devices, Low and high threshold voltages (LVT & HVT), Threshold voltage  $(V_t)$ , 45 nm CMOS technology,  $I_{ON}$ : $I_{OFF}$  ratio, band-to-band tunneling BtB.

#### I. Introduction

At the nm-scale dimensions, subthreshold leakage becomes extremely detrimental for the device operation [1], [2]. Hence, researchers all over the world have become interested in TFET technology which replaces conventional diffusion current transport in case of MOSFET with band-to-band (BtB) tunneling [3], [4]. This results in a considerable improvement in subthreshold swing and power consumption characteristics far beyond the standard CMOS technology [5], [6]. Gate controlled BtB generation is the working principle of TFET and its basic structure is the gated PIN diode whose ON current arises from BtB generation [7]. Thus, TFETs are promising alternative devices to the MOSFETs for low power applications.



Fig. 1. Schematic of the proposed LVT and HVT symmetric DG TFET.

Ternary logic has gained considerable popularity in recent years as they yield new functionalities in VLSI applications, which cannot be achieved (or difficult to achieve) through conventional CMOS based binary logic [8], [9]. Ternary logic offers several important advantages such as reduced interconnects, smaller chip area and higher operating speeds over binary logic in the design of digital systems as reported earlier [8], [9]. The primary requirement of ternary logic is that the devices used to implement them must have 2 distinct threshold voltages ( $V_T$ ) [10]. In this work, Low  $V_{TL}$  TFET (LVT) & High  $V_{TH}$  TFET (HVT) devices have been introduced which switches among 3 logic states, viz, 0, 1 & 2. Thus, LVT & HVT TFETs are promising alternatives to the MOSFETs for low power ternary logic applications.

In the present work, innovative LVT & HVT NTFET and PTFET structures have been proposed.  $V_T$  usually varies with respect to geometry, the channel length, doping concentration, gate material and the drain bias [11], [12]. In the proposed TFETs, the type of gate material and doping concentration have large influence on  $V_T$ . Considering the influence of various gate material work functions, the device structures have been optimized to fix the lower  $V_{TL}$  & higher  $V_{TH}$  at  $V_{DD}/3$ and  $2V_{DD}/3$  respectively. Section II discusses the optimized LVT & HVT NTFET structure along with their characteristics. Similarly, section III discusses the characteristics of the proposed LVT & HVT PTFET devices. Section IV benchmarks the performance of the proposed LVT & HVT TFETs with respect to the corresponding CMOS devices. Finally, section V benchmarks the performance and characteristics of the proposed TFET based standard ternary logic NTI & PTI cells



with their CMOS counterparts, inherently demonstrating that the proposed TFETs are much better suited for low power ternary logic implementation than the MOSFETs at the same technology node.

#### II. PARAMETERS USED IN TCAD SIMULATIONS

All the device simulations reported in this work were carried out using the standard doping dependent mobility model, high field saturation model, SRH and Auger recombination models in addition to non-local Band-to-Band generation models. ITRS specifies 1 V to be the limit of biasing at the 45 nm technology node. We have followed the same regulation for all the simulations.

## III. PROPOSED LVT AND HVT NTFETS

Fig. 1 shows a schematic of the proposed LVT & HVT NTFET & PTFET structures.  $V_T$  of the optimized TFET structures can be adjusted by a proper selection of the gate material and the doping concentration at various regions of the device. The electrical characteristics of the proposed devices, all with an effective channel length of 45 nm and a thickness of 9 nm were simulated using industry-standard synopsys® TCAD tool [13]. The gate metal thickness is 3.5 nm and the oxide thickness is 1.5 nm. Clearly, drain current  $(I_D)$ increases with decreasing gate dielectric thickness due to better capacitive coupling, however, extremely low dielectric thicknesses may lead to direct gate tunneling, hence a 1.5 nm high- $\kappa$  dielectric (HfO<sub>2</sub>) has been used at the oxide material. Keeping reliability in mind, the dielectric thickness has not been reduced further, since 1.2 nm was reported as the minimum gate oxide thickness in Intel's process [14]. Furthermore, 3.5 nm thick gate material provides the best DC characteristics. The LVT & HVT NTFETs & PTFETs have been optimized such that the  $I_{ON}$  is roughly twice the corresponding MOSFETs, while the  $I_{OFF}$  remains at least an order of magnitude lower than the MOSFETs at the same 45 nm technology node as discussed in section V.

#### A. Device Structure

Device parameters used for optimization are listed in Table I. Materials with appropriate work functions used as the gate contacts enhance  $I_{ON}$  and  $V_T$  can be adjusted accordingly. It has been observed that among all the possible gate materials Al & TiSi<sub>2</sub> provide excellent DC characteristics for LVT & HVT NTFET devices respectively.

TABLE I Parameters of the Optimized LVT & HVT NTFET

|         | LVT NTFET                            |                            | HVT NTFET                             |                            |
|---------|--------------------------------------|----------------------------|---------------------------------------|----------------------------|
| Region  | Material                             | Doping (/cm <sup>3</sup> ) | Material                              | Doping (/cm <sup>3</sup> ) |
| Source  | $\mathrm{Si}_{0.1}\mathrm{Ge}_{0.9}$ | $10^{20} \ P^+$            | Si <sub>0.15</sub> Ge <sub>0.85</sub> | $10^{20} \ P^+$            |
| Channel | undoped Si                           | _                          | undoped Si                            | -                          |
| Drain   | Si                                   | $10^{20} \ \mathrm{N^{+}}$ | Si                                    | $10^{18} \mathrm{\ N}$     |
| Gate    | Al                                   | _                          | $TiSi_2$                              | _                          |





Fig. 2.  $I_D\text{-}V_{GS}$  characteristics of (a) LVT (b) HVT NTFETs for different values of  $V_{DS}$ .  $V_{TNL}$  &  $V_{TNH}$  denote the Low & High threshold voltages of the LVT & HVT NTFETs respectively. The minimum inverse subthreshold slopes (SS) observed were 25 & 20 mV/dec for LVT & HVT NTFETs respectively.



Fig. 3. Lower  $V_{TNL}$  and higher  $V_{TNH}$  threshold voltages extracted from the LVT & HVT NTFET characteristics of Fig. 2.

## B. Characteristics of Symmetric DG LVT and HVT NTFETs

The  $I_D$ - $V_{GS}$  characteristics of LVT & HVT NTFETs obtained using non local BtB generation model with increasing  $V_{DS}$  are shown in Fig 2. Fig. 3 shows the lower  $(V_{TNL})$  and higher  $(V_{TNH})$  threshold voltages of the proposed NTFETs

extracted using the  $3^{rd}$  derivative method [11].  $\partial^3 I_D/\partial V_{GS}^3$  for  $V_{DS}=1$  V has its first peak at  $V_{GS}=0.33$  V &  $V_{GS}=0.62$  V in Fig. 3, representing the  $V_{TNL}$  &  $V_{TNH}$  of the optimized LVT & HVT NTFETs respectively [11].

## IV. PROPOSED LVT AND HVT PTFETS

#### A. Device Structure

Device parameters used for LVT & HVT PTFET devices are listed in Table II. As in case of NTFETs in section II, Proper material with appropriate work function used as the gate contacts enhance  $I_{ON}$  and  $V_T$  can be adjusted accordingly. It has been observed that among all the possible gate materials TiN & TiSi<sub>2</sub> provide excellent DC characteristics for LVT & HVT PTFET devices respectively.

TABLE II PARAMETERS OF THE OPTIMIZED LVT & HVT PTFET

|         | LVT PTFET                              |                              | HVT PTFET                              |                              |
|---------|----------------------------------------|------------------------------|----------------------------------------|------------------------------|
| Region  | Material                               | Doping (/cm <sup>3</sup> )   | Material                               | Doping (/cm <sup>3</sup> )   |
| Source  | Si <sub>0.26</sub> Ge <sub>0.74</sub>  | $9 \times 10^{19} \text{ N}$ | Si <sub>0.25</sub> Ge <sub>0.75</sub>  | $10^{20} \text{ N}^+$        |
| Channel | $\mathrm{Si}_{0.26}\mathrm{Ge}_{0.74}$ | $5\times 10^{16}~\mathrm{P}$ | $\mathrm{Si}_{0.25}\mathrm{Ge}_{0.75}$ | $5\times 10^{17}~\mathrm{P}$ |
| Drain   | $\mathrm{Si}_{0.26}\mathrm{Ge}_{0.74}$ | $5\times 10^{18}~\mathrm{P}$ | $\mathrm{Si}_{0.25}\mathrm{Ge}_{0.75}$ | $10^{17}~\mathrm{P}$         |
| Gate    | TiN                                    | _                            | $TiSi_2$                               | -                            |

## B. Characteristics of Symmetric DG LVT and HVT PTFETs

The  $I_S$ - $V_{SG}$  characteristics of LVT & HVT PTFETs with increasing  $V_{SD}$  are shown in Fig 4. Fig. 5 shows the lower  $(V_{TPL})$  and higher  $(V_{TPH})$  threshold voltages of the proposed PTFETs using the third derivative method [11].  $\partial^3 I_S/\partial V_{SG}^3$  for  $V_{SD}=1$  V has its first peak at  $V_{SG}=0.36$  V &  $V_{SG}=0.62$  V in Fig. 5, representing the  $V_{TPL}$  &  $V_{TPH}$  of LVT & HVT PTFETs respectively.

# V. Comparison of Proposed LVT & HVT TFETs with LVT & HVT MOSFETs

## A. Comparison of LVT and HVT NTFET with NMOSFET

 $I_D\text{-}V_{GS}$  characteristics of LVT & HVT NTFETs and corresponding NMOSFETs are compared in Fig. 6 for different values of  $V_{DS}$ . It has been observed that the  $I_{ON}$  of the proposed LVT NTFET is approximately double that of the LVT NMOSFET while the  $I_{OFF}$  remains at least an order of magnitude lower than the LVT NMOSFET. Similarly, optimized HVT NTFET has  $I_{ON}$  higher than HVT NMOSFET while  $I_{OFF}$  remains at least an order of magnitude lower than HVT NMOSFET at the same technology node.

## B. Comparison of LVT and HVT PTFET with PMOSFET

 $I_S$ - $V_{SG}$  characteristics of LVT & HVT PTFETs and corresponding PMOSFETs are compared in Fig. 7 for different values of  $V_{SD}$ . It has been observed that the  $I_{ON}$  of the proposed LVT PTFET is approximately double that of the LVT PMOSFET while  $I_{OFF}$  remains at least an order of magnitude lower than the LVT PMOSFET. Likewise, optimized





Fig. 4.  $I_S$ - $V_{SG}$  characteristics of (a) LVT and (b) HVT PTFETs for different values of  $V_{SD}$ .  $V_{TPL}$  &  $V_{TPH}$  denote the Low & High threshold voltages of the LVT & HVT PTFETs respectively. The minimum inverse subthreshold slopes (SS) observed were 50 & 33 mV/dec for LVT & HVT PTFETs respectively.



Fig. 5. Lower  $V_{TPL}$  and higher  $V_{TPH}$  threshold voltages extracted from the LVT & HVT PTFET characteristics of Fig. 4.

HVT PTFET has  $I_{ON}$  higher than HVT PMOSFET while  $I_{OFF}$  remains at least an order magnitude lower than HVT PMOSFET at same technology node.



Fig. 6.  $I_D\text{-}V_{GS}$  characteristics of (a) LVT (b) HVT NTFET & NMOSFET for different values of  $V_{DS}.$ 

Fig. 7.  $I_{S^{-}}V_{SG}$  characteristics of (a) LVT (b) HVT PTFET & PMOSFET for different values of  $V_{SD}.$ 

# VI. BENCHMARKING THE PERFORMANCE OF NTI AND PTI TERNARY LOGIC CELLS

Negative Ternary Inverter (NTI) and Positive Ternary Inverter (PTI) are the basic logic cells in ternary logic applications [8]. The following subsections benchmark the characteristics of TFET based NTI & PTI cells with CMOS based cells at 45 nm technology node. The schematics of the NTI & PTI logic cells are shown in Fig. 8 for reference.

# A. Benchmarking proposed TFET based NTI performance with standard CMOS NTI

The circuit performance of a TFET based NTI logic cell has been compared with CMOS based NTI circuit at 45 nm technology node. The circuit simulations done using cadence® EDA tool are shown in Figs. 9 & 10. It has been observed that an average static power in TFET based NTI is 0.174 pW which is significantly lower than the CMOS based NTI which consumes 73.7 pW as shown in Fig. 9 and listed in Table III. The PDP of TFET based NTI is  $1.57\times10^{-23}$  J which is 0.19% of the PDP of standard 45 nm CMOS based NTI cells (810.7× $10^{-23}$  J). Overall decrement in PDP owing to the proposed

TFET based NTI logic cell is 99.81%, as summarized in Table III.



Fig. 8. Schematics of the LVT & HVT TFET based (a) NTI & (b) PTI cells.



Fig. 9. Static Power Consumption (a) TFET (b) CMOS NTI.



Fig. 10. Comparison of Delay Characteristics TFET vs. CMOS NTI cell.

# B. Benchmarking proposed TFET based PTI performance with standard CMOS PTI

The circuit performance of a TFET based PTI logic cell has been compared with CMOS based same circuit at 45 nm technology. The simulation results are shown in Figs. 12 & 11. The average static power consumed in TFET based PTI is 0.041 pW, which is significantly lower than the CMOS based PTI which consumes 22.60 pW, shown in Fig. 11 and listed in Table IV. The PDP of TFET based PTI is  $0.31 \times 10^{-23}$  J,





Fig. 11. Static Power Consumption (a) TFET (b) CMOS PTI.



Fig. 12. Comparison of Delay Characteristics TFET vs. CMOS PTI cell.

TABLE III COMPARISON OF DELAY AND STATIC POWER CONSUMPTION OF TFET AND CMOS BASED NTI

| Circuit parameter          | TFET   | CMOS  |
|----------------------------|--------|-------|
| Power supply $V_{DD}$ (V)  | 1      | 1     |
| Delay (ns)                 | 0.09   | 0.11  |
| Average static power (pW)  | 0.174  | 73.7  |
| PDP (×10 <sup>-23</sup> J) | 1.57   | 810.7 |
| Decrease in PDP            | 99.81% |       |

TABLE IV

COMPARISON OF DELAY AND STATIC POWER CONSUMPTION OF TFET

AND CMOS BASED PTI

| Circuit parameter          | TFET   | CMOS  |
|----------------------------|--------|-------|
| Power supply $V_{DD}$ (V)  | 1      | 1     |
| Delay (ns)                 | 0.075  | 0.13  |
| Average static power (pW)  | 0.041  | 22.6  |
| PDP ( $\times 10^{-23}$ J) | 0.31   | 293.8 |
| Decrease in PDP            | 99.89% |       |

which is only 0.11% of the PDP of standard 45 nm CMOS based PTI cells ( $293.8 \times 10^{-23}$  J). Overall decrement in PDP owing to the proposed TFET based PTI logic cell is 99.88%, as summarized in Table IV.

## VII. CONCLUSIONS

The proposed LVT & HVT TFETs for low power ternary logic circuits designed in this paper have  $I_{OFF}$  at least an order magnitude lower than the MOSFET while  $I_{ON}$  is roughly twice the MOSFET at same technology node. The higher  $I_{ON}$  make ternary logic circuits operate much faster while lower  $I_{OFF}$  leads to significant reduction in static power consumption. The influence of various device parameters have been optimized to improve the electrostatics, leading to better device characteristics and circuit performance. Proper material with appropriate work functions have been optimized in such a way that the LVT & HVT voltage are  $V_{DD}/3$  and  $2V_{DD}/3$ respectively. The NTI & PTI logic cells have been designed using LVT & HVT TFET devices and compared with analogous CMOS based logic cells. The overall power delay product of TFET based logic cells are much lesser than corresponding CMOS based logic cells. The NTI and PTI cells designed with the proposed LVT & HVT TFETs are excellent starting points for any ternary logic applications

## REFERENCES

- Y. Taur and T. H. Ning, Fundamentals of Modern VLSI Devices. New York, NY, USA: Cambridge University Press, 1998.
- [2] S. Saurabh and M. J. Kumar, Fundamentals of Tunnel Field-Effect Transistors. CRC Press, Oct. 2016.
- [3] M. Kumar and S. Jit, "Effects of Electrostatically Doped Source/Drain and Ferroelectric Gate Oxide on Subthreshold Swing and Impact Ionization Rate of Strained-Si-on-Insulator Tunnel Field-Effect Transistors," *IEEE Transactions on Nanotechnology*, vol. 14, no. 4, pp. 597–599, Jul. 2015.
- [4] Y. Khatami and K. Banerjee, "Steep Subthreshold Slope n- and p-Type Tunnel-FET Devices for Low-Power and Energy-Efficient Digital Circuits," *IEEE Transactions on Electron Devices*, vol. 56, no. 11, pp. 2752–2761, Nov. 2009.
- [5] B. Bhushan, K. Nayak, and V. R. Rao, "DC Compact Model for SOI Tunnel Field-Effect Transistors," *IEEE Transactions on Electron Devices*, vol. 59, no. 10, pp. 2635–2642, Oct. 2012.
- [6] S. S. Dan, A. Biswas, C. L. Royer, W. Grabinski, and A. M. Ionescu, "A Novel Extraction Method and Compact Model for the Steepness Estimation of FDSOI TFET Lateral Junction," *IEEE Electron Device Letters*, vol. 33, no. 2, pp. 140–142, Feb. 2012.
- [7] V. Nagavarapu, R. Jhaveri, and J. C. S. Woo, "The Tunnel Source (PNPN) n-MOSFET: A Novel High Performance Transistor," *IEEE Transactions on Electron Devices*, vol. 55, no. 4, pp. 1013–1019, Apr. 2008.

- [8] S. Lin, Y. B. Kim, and F. Lombardi, "CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits," *IEEE Transactions on Nanotechnology*, vol. 10, no. 2, pp. 217–225, Mar. 2011.
- [9] S. K. Sahoo, G. Akhilesh, R. Sahoo, and M. Muglikar, "High-Performance Ternary Adder Using CNTFET," *IEEE Transactions on Nanotechnology*, vol. 16, no. 3, pp. 368–374, May 2017.
- [10] J. Deng and H. S. P. Wong, "A Compact SPICE Model for Carbon-Nanotube Field-Effect Transistors Including Nonidealities and Its Application-2014;Part I: Model of the Intrinsic Channel Region," *IEEE Transactions on Electron Devices*, vol. 54, no. 12, pp. 3186–3194, Dec. 2007.
- [11] A. Ortiz-Conde, F. J. GarcÃa-Sánchez, J. Muci, A. Sucre-González, J. A. Martino, P. G. D. Agopian, and C. Claeys, "Threshold voltage extraction in Tunnel FETs," *Solid-State Electronics*, vol. 93, pp. 49–55, Mar. 2014.
- [12] S. Safa, S. L. Noor, and Z. R. Khan, "Physics-Based Generalized Threshold Voltage Model of Multiple Material Gate Tunneling FET Structure," *IEEE Transactions on Electron Devices*, vol. 64, no. 4, pp. 1449–1454, Apr. 2017.
- [13] "Basic tcad sentaurus." [Online]. Available: https://www.synopsys.com/ support/training/dfm/basic-training-on-tcad-sentaurus-tools.html.
- [14] R. Chau, S. Datta, M. Doczy, J. Kavalieros, and M. Metz, "Gate dielectric scaling for high-performance CMOS: from SiO2 to high-K," in Extended Abstracts of International Workshop on Gate Insulator (IEEE Cat. No.03EX765), Nov. 2003, pp. 124–126.