# ECE 745: ASIC VERIFICATION LAB 3:OBJECT ORIENTED TRANSMIT SIDE

#### **Introduction:**

The aim of this laboratory exercise is to give you a example a typical testbench with a multi-level object-oriented transmit structure and basic checking features. The difference from Lab2 is that the testbench is explicitly layered and object oriented and the checking is performed using probes into the internals of the DUT and performs checking using a pipelined aproach. This example represents that typical structure for a comprehensive randomized self-testing environment on the stimulus creation and driving side. The testbench is broken up into classes for

- Packet: Input packet to the DUT from the transmit side. This continues to be the one used in Lab2 where we have constraints imposed on randomization of the different inputs to the DUT.
- Generator: Used to create relevant inputs to the DUT using constraints imposed within the packet class.
- DriverBase Provides base definitions and function/task declarations for the driver block
- Driver: Extends the driver base class to include specific features of interest to the verifier and includes newer functions/tasks specific for this extension of the base classes. Note the use of the "extends" keyword. It must also be kept in mind that the extension of the base classes allows the functions/tasks here to use the classes declared as "extern" within the base class.
- Scoreboard: The Scoreboard is used to keep tabs on the inputs to the DUT.

The aim is to achieve a checking structure of the form shown below:



## **Lab3 requirements:**

Please note that a basic description of the Execute block that will be used as the DUT and the valid commands for it can be found at. Keep an eye out for modifications to the spec. <a href="http://www.ece.ncsu.edu/asic/asic\_verification/shared/System\_Spec/System\_Spec.pdf">http://www.ece.ncsu.edu/asic/asic\_verification/shared/System\_Spec.System\_Spec.pdf</a>

Please download all the files below into a single directory as you did in Lab2:

#### The new testbench files are at:

http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Execute.tb.sv http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Execute.if.sv http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Execute.test\_top.sv

http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Packet.sv
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Generator.sv
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/DriverBase.sv
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Driver.sv
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Scoreboard.sv
and, the new DUT files are at:
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Ex\_Preproc.vp
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/ALU.vp
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Arith\_ALU.vp
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Shift\_ALU.vp
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Shift\_ALU.vp
http://www.ece.ncsu.edu/asic/asic\_verification/shared/Lab3/Sdata\_defs.v

The top level stitching remains unchanged. Also, you will continue to use the same modelsim.ini as before. In this lab we will continue with the trend of verifying the arithmetic operations using a golden model in the example provided while leaving the rest to the student to work on. A significant change from the previous lab is use of classes here to ensure encapsulation of testbench behavior into reusable units. This, of course, leads to the need for the instantiation of these classes as objects. These details will be covered in the coming sections.

Let us begin the process of understanding the coding structure by noting that the Packet.sv has been modified to include an enable is created at the driver side to sensitize the DUT. Other than this, there are no new constructs in the Packet class.

The Generator is going to be used to introduce an extremely important construct called the **mailbox.** This is much like a queue but allow for much easier communication between threads which use asynchronous stalls to wait till data is ready for analysis/processing. We will also look at the typical structure of a class and its usage. It is very important for each class to have a constructor i.e. the definition for <code>new()</code> wherein things like memory allocation is performed if needed, unique identifiers are provided and such. The code below declares a bare-bones generator with just the declaration of the methods (<code>gen()</code>, <code>start()</code>, and <code>new()</code>) and data structures (here, <code>name</code>, <code>in\_box</code>, <code>pkt2send</code>, <code>num\_packets</code>, <code>packet\_number</code>) within it.

```
class Generator;
  string name;
  Packet pkt2send;
                                  Declaration of Mailbox that
                                  handles the Packet datatype. The
  typedef mailbox #(Packet) in_box_type;
                                  typedef is a MUST. The two lines
  in box type in box;
                                  are needed.
  int
         packet number;
  int
         number packets;
  extern function new(string name = "Generator", int number packets);
  extern virtual task gen();
  extern virtual task start();
```

The methods are expanded outside the declaration of the class as shown below for the Generator. The new() function is used to map the parameters provided on making an instance of the Generator to the data fields inside the class using the "this." construct. An example of the same is shown below. Note that the Generator will be instantiated as generator = new("Generator", number\_packets); which will cause "Generator" and number\_packets be mapped to the name and number\_packets variables within the class (the variable names need not be the same)

```
function Generator::new(string name = "Generator", int number_packets);
   this.name = name;
   this.pkt2send = new();
                                  make instance of mailbox
  this.in_box = new;
   this.packet_number = 0;
   this.number packets = number packets;
endfunction
task Generator::gen();
  pkt2send.name = $psprintf("Packet[%0d]", packet number++);
  if (!pkt2send.randomize())
     $display("\n%m\n[ERROR]%0d qen(): Randomization Failed!", $time);
     $finish;
  end
     pkt2send.enable = $urandom_range(0,1);
endtask
task Generator::start();
$display ($time, "ns: [GENERATOR] Generator Started");
   for (int i=0; i<number packets || number packets <= 0; i++)</pre>
  begin
     gen();
                                     Call gen() to create a certain a
                                     packet of stimulus and queue it up in
        Packet pkt = new pkt2send;
                                     the the mailbox using the put()
        in box.put(pkt);
     end
                                     method
   end
   join_none
endtask
```

The start() method is used to kick start the functioning of the class under user control. The aim is to be able to spawn off the function associated with a class using forking and let it run on its own in parallel. This can be achieved by a call to the above start task through its instance as <code>generator.start()</code>. The above will be shown in greater detail later in the document. Thus, at this point, we have a mailbox which acts as a provider of packets for the DUT. This needs to be sent asserted at the input of the DUT for which we have the driver. The driver class is broken down into a base class called <code>DriverBase</code> which contains all the basic constructs that would be useful for any extension of this class. The base-class is takes the <code>send\_payload()</code> and <code>send()</code> tasks from Lab2 and makes them methods within the class. Also, to enable the an instance of the class to assert inputs to the DUT, the DUT interface is going to have to be connected to a local interface, called <code>Execute</code> here, which is instantiated as a virtual interface as shown in the example below:

```
class DriverBase;
             Execute_io.TB Execute; Virtual interface to enable driving of DUT
  virtual
   string
              name;
                                        inputs from class instance
             pkt2send;
   Packet
             [6:0]
                                       payload_control_in;
   reg
             [ REGISTER_WIDTH-1:0]
                                      payload_src1, payload_src2;
   reg
                                      payload_imm, payload_mem_data;
             [ REGISTER_WIDTH-1:0]
   reg
                                       payload_enable;
   reg
   extern function new(string name = "DriverBase", virtual
             Execute_io.TB Execute);
   extern virtual task send();
                                          Connectivity to the interface at Test
   extern virtual task send_payload();
                                         program will be done during
                                          instantiation using new()
endclass
function DriverBase::new(string name = "DriverBase", virtual
            Execute io.TB Execute);
              = name;
   this.name
   this. Execute = Execute >
                                     Connection of the incoming interface
endfunction
                                        to the local virtual interface
task DriverBase::send();
   send_payload();
endtask
task DriverBase::send_payload();
   $display($time, "ns: [DRIVER] Sending Payload Begin");
                                                               Sending
   Execute.cb.src1
                                <=
                                      payload_src1;
                                                               stimulus
   Execute.cb.src2
                                      payload_src2;
                                <=
                                                               packet into
   Execute.cb.imm
                                <=
                                      payload_imm;
                                                               the DUT
   Execute.cb.mem_data_read_in <=</pre>
                                      payload_mem_data;
   Execute.cb.control_in <= payload_control_in;</pre>
                                                               I/O's
   Execute.cb.enable ex
                                <= payload enable;</pre>
```

endtask

```
`include "DriverBase.sv"
                                 Extension of Driver Base class
class Driver extends DriverBase;
                                           Declaration for mailbox from
   typedef mailbox #(Packet) in_box_type;
                                           Generator to Driver
   in_box_type in_box = new;
   typedef mailbox #(Packet) out_box_type; Declaration for Mailbox from Driver
   out_box_type out_box = new;
                                           to Scoreboard
   extern function new(string name =
                                         "Driver", in_box_type
         out_box_type out_box, virtual Execute_io.TB Execute);
   extern virtual task start();
                                     This new() overrides the new() from
endclass
                                     the base-class
function Driver::new(string name= "Driver", in box type in box,
        out_box_type out_box, virtual Execute_io.TB Execute);
   super.new(name, Execute);
                               Function new() with incoming mailbox and
   this.in_box = in_box;
                               outgoing mailbox to be connected during
   this.out box = out box;
                               instantiation. Also, we see the assignment of
endfunction
                               incoming mailboxes to local instances
task Driver::start();
        [6:0] control_in_temp;
   int get flag = 10;
   int packets sent = 0;
   $display ($time, "ns: [DRIVER] Driver Started");
   fork
      forever
     begin
         in_box.get(pkt2send);

Get packet from mailbox coming in from

Generator
        packets_sent++;
         control_in_temp = {pkt2send.operation_gen,
                  pkt2send.immp_regn_op_gen, pkt2send.opselect_gen};
         $display ($time, "[DRIVER] Sending in new packet BEGIN");
         this.payload control in = control in temp;
                                                     Construct packet
         this.payload_src1 = pkt2send.src1;
                                                     that will be sent into
         this.payload_src2 = pkt2send.src2;
         this.payload_imm = pkt2send.imm;
                                                     the DUT and call
         this.payload mem data = pkt2send.mem data;
                                                     send() which uses
         this.payload_enable = pkt2send.enable;
                                                     the virtual interface
         out box.put(pkt2send);
                                Copy packet sent to DUT to the mailbox from
         if(in\_box.num() == 0)
                                driver to Scoreboard
        begin
           break;
         end
        @(Execute.cb);
     end
   join_none
endtask
```

An interesting language usage is shown in super.new(name, Execute); where the Driver class instance, when instantiated, will call the new() of the DriverBase class that it extends.

At this point we see the necessary constructs to create stimulus and send it to the DUT using an object oriented coding scheme. We will now look at a rudimentary Scoreboard that will keep tabs on the data transmitted to the DUT and determine correctness of the result from the DUT. The structure of the Scoreboard will change when the receive side is made object oriented as well.

```
class Scoreboard;
                                         Declaration of
  string name;
                                         mailbox that will
  typedef mailbox #(Packet) out_box_type;
                                         come in from Driver
  out_box_type driver_mbox;
  extern function new(string name = "Scoreboard", out box type
         driver mbox = null);
endclass
function Scoreboard::new(string name = "Scoreboard", out_box_type
       driver mbox = null);
                             The driver mailbox must be instantiated ONLY if it
  this.name = name;
                             has not already been done before in the driver class.
  if (driver_mbox == null)
     driver_mbox = new();
                             Remember that the mailbox data structure should
  this.driver_mbox = driver_mbox be allocated only once
endfunction
```

To enable checking to be performed correctly, we need to be able to view the internal details of the DUT after the first pipeline stage. This is done using the declaration of the following interface in Execute.if.sv

```
interface DUT probe if(
     input bit clock,
     input logic [`REGISTER_WIDTH-1:0]
                                    aluin1,
     input logic [`REGISTER WIDTH-1:0]
                                    aluin2,
     input logic [2:0]
                                    opselect,
     input logic [2:0]
                                    operation,
     input logic [4:0]
                                     shift_number,
                                     enable_shift,
     input logic
     input logic
                                     enable_arith
                            The driver mailbox must be
 clocking cb @(posedge clock);
                            instantiated ONLY if it has not already
 default input #1 output #1;
                            been done before in the driver class.
     input aluin1;
                            Remember that the mailbox data
     input aluin2;
                            structure should be allocated only once
     input opselect;
     input operation;
     input shift_number;
     input enable shift;
     input enable arith;
 endclocking
```

The above interface is connected to the DUT instance and the system clock as shown below in the Execute.test\_top.sv. By doing this we gain access to the signals which run between the Preprocessor and the ALU in the DUT.

To enable the testbench to read the contents of the DUT\_probe interface and hence the internals of the DUT we add it to the list of interfaces that go to the testbench program as shown below for both top level instance of the program (in Execute.test\_top.sv) and the declaration of the test program (Execute.tb.sv):

```
Execute_test test(top_io, DUT_probe);
program Execute test(Execute io.TB Execute, DUT probe if Prober);
```

);

Thus, by doing this we have all the requisite blocks to perform stimulus generation, driving and checking using the DUT signals. The code below provides the means of making instances of each of these classes and the connections using mailboxes that exist between the Generator-Driver and Driver-Scoreboard. In Execute.tb.sv we see the creation of the necessary class objects as:

```
Generator generator; // generator object
Driver drvr; // driver objects
Scoreboard sb; // scoreboard object
```

In addition to the above declaration, it is necessary to allocate memory for each object (instance) and hence we would need to follow the procedure detailed below. An extremely important point to remember is that the order of allocation is very important. In the example below we instantiate the scoreboard and generator first and hence we are going to have to use generator.in\_box, sb.driver\_mbox when we instantiate the driver given that the mailboxes would already have been allocated at that point. Note also the passage of the Execute interface to the driver through the test program which will be connected to the virtual interface within it. Another interesting piece of code minimization is the lack of any input parameters to the constructor of the scoreboard. In this case the defaults that exist in the class declaration will be used.

```
generator = new("Generator", number_packets);
   sb = new(); // NOTE THAT THERE ARE DEFAULT VALUES FOR new()
               // FUNCTION CALL WITHIN THE SCOREBOARD
   drvr = new("drvr[0]", generator.in_box, sb.driver_mbox, Execute);
                             Instantiate the different classes in the correct order
   reset();
   generator.start();
                          Fork each of the processes within the generator and
   drvr.start();
                          driver classes for data creation and its transmission
                          of each stimulus into the DUT
      recv();
   join
task get_payload();
      aluout_cmp = Execute.cb.aluout;
      mem_en_cmp = Execute.cb.mem_write_en;
      memout_cmp = Execute.cb.mem_data_write_out;
      aluin1 cmp = Prober.cb.aluin1;
      aluin2_cmp = Prober.cb.aluin2;
      opselect cmp = Prober.cb.opselect;
      operation cmp = Prober.cb.operation;
      shift_number_cmp = Prober.cb.shift_number;
      enable_shift_cmp = Prober.cb.enable_shift;
      enable_arith_cmp = Prober.cb.enable_arith;
endtask
task check();
   $display($time, "ns: [CHECKER] Checker Start\n\n");
            // Grab packet sent from scoreboard
   sb.driver_mbox.get(pkt_sent);
   $display($time, "ns: [CHECKER] Pkt Contents: src1 = %h, src2 = %h,
         imm = %h, ", pkt sent.src1, pkt sent.src2, pkt sent.imm);
   $display($time, "ns: [CHECKER] Pkt Contents: opselect = %b,
               immp_regn= %b, operation = %b, ", pkt_sent.opselect_gen,
               pkt_sent.immp_regn_op_gen, pkt_sent.operation_gen);
   check arith();
   check_preproc();
```

In the above, we see that the checking is performed in reverse order i.e. ALU and then pre-processor given that we are dealing with a pipeline and any snap-shot of the internals and externals of the DUT can be best used when analyzed from the last to first pipeline stage. Also, when we call each start() task in the above i.e. <code>generator.start()</code> and <code>drvr.start()</code> we are forking different processes which will in-turn create data and send this data to the DUT.

Again, [lease pay close attention to the mailboxes are instantiated within the Scoreboard. An example is shown below where we are creating a mailbox that is parameterized to be of the type Packet and is then instantiated.

```
typedef mailbox #(Packet) out_box_type;
out_box_type driver_mbox;
```

What you need to take away from this lab is the modularity of the testbench and the means of kicking off the tasks for each type of class.

To compile the files do the following after setting all the environment variables (setenv, vlib etc)
> vlog \*.vp
> vlog \*.v
// ALL OF THE BELOW SHOULD BE ON ONE LINE AND IN THE SAME ORDER
> vlog -sv vlog -mfcu -sv data\_defs.v Packet.sv Driver.sv
 Scoreboard.sv Generator.sv Execute.tb.sv Execute.if.sv,
 Execute.test\_top.sv
To simulate, do the following
> vsim -novopt Execute\_test\_top

## **Lab3 Submission Requirements:**

As stated above, the checker has been used, at present, to perform only arithmetic operation checking. You will have to

- 1. Modify the check() task to perform correctness checks for the rest of the operations (Memory Read, Memory Write, Shift)
- 2. Run multiple inputs into the DUT (mostly by using the correct constraints within the Packet class) and determine correctness of the various DUT result for inputs in 1. Note that you might need to vary the run time as well to make sure that the requisite input types are met.

If there is an error in the result from the DUT and the expected value use a \$\display \statements of the form shown below to display your check:

```
$display($time, "[ERROR] Expected ALU Value = %h, Observed ALU Value
= %h", aluout_cmp, aluout_q_val);
```

A bug that is observed in the design should be documented in the following format:

- a. Design Input for Bug to Appear.
- b. Expected Behavior referring to the erroneous signal. For example, alwout should be \_\_\_\_\_ for this instruction because .....
- c. Observed Behavior. For Example. aluout was found to be\_\_\_\_\_
- d. Summary of your thoughts on the error. For example, "we conclude that there is an error in the logical shift left. We find that it shifts only by shift\_number -1 instead of shift number"

To get credit for your work, make sure that these results are displayed by running your program. The same file names as provided need to be used and submitted.

Follow the following steps for submissions (Solaris/Linux only please)

- mkdir Lab3 (creates the directory Lab3)
- copy all the SystemVerilog files into the Lab3 directory
- Zip the file using the command > zip Lab3.zip Lab3/\*
- ➤ Submit the zip using the submit utility on the course webpage.