Tanmay Radke 000823912 Grp 24

## **Project 2B - Functional Coverage Report**

A Entire functional coverage is divided into six covergroups namely:

```
1 Top
2 Controller
3 Fetch_cov
4 Decode_cov
5 Execute_cov
6 WB_cov
7 MA_cov
```

Each coverage is now explained in greater depth.

# I) Covergroup Top

This covergroup deals with the top signals of the DUT. Functional Coverage for Instr\_dout, Data\_dout, complete\_data, complete\_instr, reset are considered in this covergroup.

a) Instr\_dout

```
The following instructions are covered - ADD Register, Register, Register, Register and ADD Register, Register, immediate AND Register, Register, Register and AND Register, immediate NOT, LD,LDR,LDI,ST,STR,STI,JMP,BRACH
```

Illegal bins are assigned for  $Instr\_dout[15:12] = 4,8,13,15$  as these values shud never occur during the simulation

```
bins zeros = {16'b0};
bins ones = {16'hffff};
bins special11 = {16'hff00};
bins special22 = {16'hf0f0};
bins special33 = {16'b1100110011001100};
bins special44 = {16'b1010101010101010};
```

The following six outputs are used to check for stuck at zero and one problem. Also to get various sequences of Inputs the following sequences are being checked

bins sequence7 =  $(1,5,9 \Rightarrow 1,5,9 \Rightarrow 1,5,9)$ ; // 3 ALU continious ALU instruction

bins sequence6 =  $(3,7,11,2,6,10 \Rightarrow 3,7,11,2,6,10 \Rightarrow 3,7,11,2,6,10)$ ; //Three continious memory operations

bins sequence1 =  $(0.12 \Rightarrow 0.12 \Rightarrow 0.12 \Rightarrow 0.12)$ ; // Control followed by control

bins sequence8 =  $(3,7,11,2,6,10 \Rightarrow 3,7,11,2,6,10 \Rightarrow 1,5,9)$ ; //Mem Mem Alu bins sequence9 =  $(3,7,11,2,6,10 \Rightarrow 1,5,9 \Rightarrow 1,5,9)$ ; //Mem Alu Alu

bins sequence  $10 = (1,5,9 \Rightarrow 3,7,11,2,6,10 \Rightarrow 3,7,11,2,6,10)$ ; //Alu Mem Mem bins sequence  $11 = (1,5,9 \Rightarrow 1,5,9 \Rightarrow 3,7,11,2,6,10)$ ; //Alu Alu Mem

bins sequence2 =  $(6,12 \Rightarrow 0,12)$ ; //Memory followed by control (Most

Important)

bins sequence3 =  $(10 \Rightarrow 0.12)$ ; bins sequence4 =  $(3.7 \Rightarrow 0.12)$ ; bins sequence5 =  $(11 \Rightarrow 0.12)$ ;

bins sequence12 = (3,7,11,2,6,10 => 1,5,9 => 0,12 ); // Mem Alu Cont

## b) Reset

bins all =  $(1 \Rightarrow 1 \Rightarrow 1 \Rightarrow 1 \Rightarrow 1 \Rightarrow 0)$ ; The following transition is checked for. Reset remains high for 5 continious samples and then goes down to zero

c) Complete\_data and Complete\_instr has to be high through the simulation. Hence Illegal bins checking for their zero value is checked.

Thus Top covergroup takes care on the inputs coming into the DUT.

- B) Controller The Heart of the LC3 Microcontroller
- a)This is the most important covergroup as it delas with all the inputs and outputs of the Controller block

IR\_Exec , IR and Instr\_dout are checked for all the possible instructions.

Then sr1 and sr2 (separate for ALU and stores) from IR is calculated and checked for all the possible values.

dr is calculated from IR Exec and checked for the different values.

Various values of NZP are covered and sequence  $(1,2,3,4,5,6,7 \Rightarrow 0)$  is checked to see when whether NZP is set to 0 synchronously for non branch instruction

psr is checked for its three possible values.

```
illegal bins bad val = \{0,3,5,6,7\};
```

for psr is declared as psr can never have thes =e values.

Add bit Instr dout[5] is also covered for 0 and 1 value.

```
Cross coverage for IR_Exec_cov ,sr1_IR_cov ,dr_IR_Exec_cov , IR_decode_con_cov , sr2_IR_cov is taken
```

To check whether conditions where various are asserted at the proper time.

Then coverpoints for alu1\_bypass, alu2\_bypass, mem1\_bypass, mem2\_bypass are declared to check whether they go to 0,s and one.

Out\_bypass is a cross betweenIR , IR\_Exec ,bypass signals to check whether LEA followed by a 2 register dependence, ALU followed by dependant instructions , memory instruction followed by a dependant instruction.

```
illegal_bins bad_value1 = binsof(alu1_by_cov.one)&&binsof(mem1_by_cov.one); illegal bins bad value2 = binsof(alu2 by cov.one)&&binsof(mem2 by cov.one);
```

Thus memory and bypass signas cannot be high at the same time.

Also various sequence of transitions for enables for various combinations of IR\_Exec , IR and Instr dout .

Similarly coverage fr br taken, memstate is done.

C) Covergroup Fetch cov.

This covergroup deals with the Fetch Block of DUT. The coverpoints include for taddr, npc, pc, instrmem rd, enable fectch..Coverage for reset values and allfs is checked.

cross temp\_enable\_fetch\_cov , instrmem\_rd\_fetch\_cov is calculated to check whether the DUT takes instrmem\_rd values as 1's and z's properly.

D)Covergroup Decode cov.

This covergroup deals with all the output of the Decode block. All the valid values for W\_Control, Mem\_Control, E\_Control are checked. Bins for illegal values are created to check whether the above signals take values other than the expected.

#### E)Execute cov

This covergroup checks whether the outputs of the execute block takes all the possible values. Its being checked whether sr1, sr2 and dr take all values from 0 to 1.

Similarly it is being checked if almost and prout cover the following values in order to check at stuck at 0/1 faults and bus swapping faults

```
bins zeros = {16'b0};
bins ones = {16'hffff};
bins special11 = {16'hff00};
bins special22 = {16'hf0f0};
bins special33 = {16'b1100110011001100};
bins special44 = {16'b1010101010101010};
```

Similarly coverage for mem Control and W Control is being checked.

```
F)WB cov
```

The psr value is checked for 1,4,2 and illegal\_bis are created for 0,3,5,6,7.

The various values for VSR1 and VSR2 are checked to find stuck at and swapping bus faults.

```
bins zeros = {16'b0};
bins ones = {16'hffff};
bins special11 = {16'hff00};
bins special22 = {16'hf0f0};
bins special33 = {16'b1100110011001100};
bins special44 = {16'b1010101010101010};
```

#### G)MA cov

Memout value is checked for the six special cases to find stuck at 0 and 1 problem and bus swapping problem.

DMem\_Addr and Dmem\_din is checked for additional combination of all z as this s the value it shud have in memstae 3.

```
DMem rd cecks for 0, 1, z.
```

Memstate is checked for 0-3 states with the following transitions sequence checked

```
bins sequence 1 = (3 => 0 => 3);
bins sequence 2 = (3 => 2 => 3);
```

```
bins sequence3 = (3 =>1 => 0 =>3);
bins sequence4 = (3 =>1 => 2 =>3);
bins sequence5 = (3 =>3 =>3);
```

```
memstate\_cx: cross \ memstate1\_cov, \ DMem\_rd\_MemAccess\_cov, \\ DMem\_din\_MemAccess\_cov, \ DMem\_addr\_MemAccess\_cov \{
```

Now as stated above a cross coverage between above coverpoints is done to check for a cross between input and output . At memstate = 0, 1 Dmem\_din = 0, for memstate = 3, Dmem\_addr, DMem\_din and Dmem\_rd are z's . All these combinations are checked.

Conclusion)

Almost 100% coverage is obtained for the considered coverage points