# **Project 1 Report**

Christina Pavlopoulou

Andres Calderon

cpav1001@ucr.edu

acald013@ucr.edu

April 20, 2016

## 1 Results

In the this section we present some results we found interesting using the commands show in section 3. Section 2 presents our discussion about these figures.

#### 1.1 Number of fetched instructions



Figure 1: Cycles per instructions vs number of fetched instructions.



Figure 2: LSQ latency vs number of fetched instructions.

## 1.2 Number of decoded instructions



Figure 3: Cycles per instructions vs number of decoded instructions.



Figure 4: LSQ latency vs number of decoded instructions.

## 1.3 Number of issued instructions



Figure 5: Cycles per instructions vs number of issued instructions.



Figure 6: LSQ latency vs number of issued instructions.

## 1.4 Number of committed instructions



Figure 7: Cycles per instructions vs number of committed instructions.



Figure 8: LSQ latency vs number of committed instructions.

## 1.5 Branch prediction



Figure 9: Cycles per instructions vs branch prediction methods.



Figure 10: Branch address prediction rate vs branch prediction methods.

## 1.6 Cache block size



Figure 11: Cycles per instructions vs cache block size.



Figure 12: Miss rate vs cache block size.

# 1.7 Cache replacement policy



Figure 13: Cycles per instructions vs cache replacement policies.



Figure 14: Miss rate vs cache replacement policies.

# 1.8 Cache associativity



Figure 15: Cycles per instructions vs cache associativity methods.



Figure 16: Miss rate vs cache associativity methods.

#### 2 Discussion

In the first part of the assignment, we chose to present the results from the following metrics: CPI (figures 1,3,5,7) and LSQ\_latency (figures 2,4,6,8). We observe from the graphs that the CPI metric has the same behavior for all the four benchmarks. This happens because CPI measures the number of cycles per instruction, which is the inverse of IPC (number of instructions per cycle). As a result, if we increase the number of instructions, CPI is decreased. That is the behavior that we observe in all the graphs of CPI vs IPC (fetched, decoded, issued and committed).

For the LSQ\_latency metric we have similar behavior for fetched and decoded instructions and for committed and issued but different among those two groups. When we increase the number of fetched and decoded instructions, it is reasonable that the latency in load/store queue will be increased as we increase the data stored in it. In contrast, when we increase the number of issued and committed instructions it is not certain that all of them will use the aforementioned queue.

In part 2 of the assignment (branch prediction), we chose to report the results of CPI (figure 9) and rate of addresses predicted (figure 10). We change the status of the branch predictions between taken (go to the branch), not taken (do not go to the branch), bimodal (go to the branch according to what happened in the past in this branch) and 2-level (go to the branch according to what happened in the past in the other branches). When the program is completed, if the prediction that we made was not correct, we have to go back and execute or not the branch according to what we did during the prediction phase.

As a result, when the status is not taken, it means that we do not execute the branch but if we were wrong we have to go back so we have to execute more instructions. As a result, the cycles are increased. The same happens with the taken status. In contrast, when the status is 2-level, and specifically bimodal, the number of instructions are less because we depend on what happened on the history. So, the system

is learning from a pattern and it goes back less times.

The second metric as we mentioned above was the number of addresses predicted. As we explained in the previous paragraph, we have more chances to predict a correct outcome in the bimodal and 2-level status than in taken and not taken ones. So, the number of addresses predicted correctly is larger for bimodal and 2-level status.

Finally, in the third part of the assignment (caches) we chose to present the results for CPI (figures 11,13,15) and miss\_rate (figures 12,14,16). First, we notice that as the block size increases both of those metrics are decreased. This happens because as the block size is increased, the number of missed may be also increased but the rate with which it is increased is decreased. Since, the miss rate is decreased, the average cycles that an instruction uses is also, decreased.

Then, we can see that the same behavior described above is also observed for cache associativity. The justification is the same.

Finally, for the replacement policy, we observe that the behavior for each metric is different for each benchmark. As a result, we believe that the optimal replacement policy depends on the application that we use.

#### 3 Commands

This section presents the scripts in bash we used to collect the data from the simulations and benchmarks (see listings 1,2,3,4). We used shell redirect to send the output to files using a specific format naming. Then we coded scripts in  $\mathbb{R}^1$  to process those files.

We scanned the files and retrieved the "\*\* simulation statistics \*\*" section. We collected the metrics for each benchmark changing the corresponding parameters for each feature (i.e. fetched or decoded instructions). Then we used the standard deviation and range to sort the metrics according to their variability and selected the more relevant. Finally, we used the ggplot2<sup>2</sup> package to generate the plots.

The scripts in bash and R, together with additional materials, can be accessed at https://github.com/aocalderon/PhD/tree/master/Y1Q3/Architecture/Project01.

<sup>&</sup>lt;sup>1</sup>The R Project for Statistical Computing (https://www.r-project.org/)

<sup>&</sup>lt;sup>2</sup>https://cran.r-project.org/web/packages/ggplot2/index.html

```
#1/bin/bash
     # Number of instructions fetched...
     ./sim-outorder -fetch:ifqsize 1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_F1.txt
     ./sim-outorder -fetch:ifqsize 2 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results F2.txt
     ./sim-outorder -fetch:ifqsize 4 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_F4.txt
     ./sim-outorder -fetch:ifqsize 8 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_F8.txt
     # Number of instructions decoded...
     ./sim-outorder -decode:width 1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_D1.txt
     ./sim-outorder -decode:width 2 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_D2.txt
     ./sim-outorder -decode:width 4 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results D4.txt
11
     ./sim-outorder -decode:width 8 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_D8.txt
12
13
     # Number of instructions issued...
14
     ./sim-outorder -issue:width 1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_I1.txt
     ./sim-outorder -issue:width 2 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results I2.txt
     ./sim-outorder -issue:width 4 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results I4.txt
17
     ./sim-outorder -issue:width 8 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_I8.txt
19
     # Number of instructions committed...
20
     ./sim-outorder -commit:width 1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_C1.txt
21
     ./sim-outorder -commit:width 2 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results C2.txt
22
     ./sim-outorder -commit:width 4 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_C4.txt
     ./sim-outorder -commit:width 8 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results C8.txt
24
     # Branch prediction...
     ./sim-outorder -bpred nottaken ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_BPNT.txt
27
     ./sim-outorder -bpred taken ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_BPT.txt
     ./sim-outorder -bpred bimod ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_BPBM.txt
     ./sim-outorder -bpred 2lev ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_BP2L.txt
31
     # Cache block size...
32
33
     ./sim-outorder -cache:dl2 ul2:128:32:4:l ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results CacheBS32.txt
     ./sim-outorder -cache:dl2 ul2:128:64:4:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheBS64.txt
34
     ./sim-outorder -cache:dl2 ul2:128:128:4:l ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results CacheBS128.txt
35
     ./sim-outorder -cache:dl2 ul2:128:256:4:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheBS256.txt
37
     # Cache replacement policy...
38
     ./sim-outorder -cache:dl2 ul2:128:32:4:f ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheRPF.txt
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheRPL.txt
40
     ./sim-outorder -cache:dl2 ul2:128:32:4:r ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheRPR.txt
41
42
     # Cache associativity...
     ./sim-outorder -cache:dl2 ul2:128:32:1:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheA1.txt
44
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheA4.txt
45
     ./sim-outorder -cache:dl2 ul2:128:32:8:1 ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results CacheA8.txt
     ./sim-outorder -cache:dl2 ul2:128:32:64:l ../benchmarks/cc1.alpha ../benchmarks/1stmt.i 2> Results/results_CacheA64.txt
```

Listing 1: Simulation execution commands for cc1 application.

```
#1/bin/bash
     # Number of instructions fetched...
     ./sim-outorder -fetch:ifqsize 1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_F1.txt
     ./sim-outorder -fetch:ifgsize 2 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A F2.txt
     ./sim-outorder -fetch:ifqsize 4 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_F4.txt
     ./sim-outorder -fetch:ifqsize 8 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_F8.txt
     # Number of instructions decoded...
     ./sim-outorder -decode:width 1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_D1.txt
     ./sim-outorder -decode:width 2 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_D2.txt
     ./sim-outorder -decode:width 4 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A D4.txt
11
     ./sim-outorder -decode:width 8 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_D8.txt
12
13
     # Number of instructions issued...
14
     ./sim-outorder -issue:width 1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_II.txt
     ./sim-outorder -issue:width 2 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A I2.txt
16
     ./sim-outorder -issue:width 4 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A I4.txt
17
     ./sim-outorder -issue:width 8 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_I8.txt
19
     # Number of instructions committed...
20
     ./sim-outorder -commit:width 1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_C1.txt
21
     ./sim-outorder -commit:width 2 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A C2.txt
22
     ./sim-outorder -commit:width 4 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_C4.txt
     ./sim-outorder -commit:width 8 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A C8.txt
24
     # Branch prediction...
     ./sim-outorder -bpred nottaken ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_BPNT.txt
27
     ./sim-outorder -bpred taken ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_BPT.txt
     ./sim-outorder -bpred bimod ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_BPBM.txt
     ./sim-outorder -bpred 2lev ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_BP2L.txt
31
     # Cache block size...
32
33
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A CacheBS32.txt
     ./sim-outorder -cache:dl2 ul2:128:64:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheBS64.txt
34
     ./sim-outorder -cache:dl2 ul2:128:128:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheBS128.txt
35
     ./sim-outorder -cache:dl2 ul2:128:256:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheBS256.txt
37
     # Cache replacement policy...
38
     ./sim-outorder -cache:dl2 ul2:128:32:4:f ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheRPF.txt
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheRPL.txt
40
     ./sim-outorder -cache:dl2 ul2:128:32:4:r ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheRPR.txt
41
42
     # Cache associativity...
     ./sim-outorder -cache:dl2 ul2:128:32:1:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheA1.txt
44
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheA4.txt
45
     ./sim-outorder -cache:dl2 ul2:128:32:8:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results A CacheA8.txt
     ./sim-outorder -cache:dl2 ul2:128:32:64:1 ../benchmarks/anagram.alpha ../benchmarks/words < ../benchmarks/anagram.in 2> Results/results_A_CacheA64.txt
```

Listing 2: Simulation execution commands for anagram application.

```
#1/bin/bash
     # Number of instructions fetched...
     ./sim-outorder -fetch:ifqsize 1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_F1.txt
     ./sim-outorder -fetch:ifqsize 2 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C F2.txt
     ./sim-outorder -fetch:ifqsize 4 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_F4.txt
     ./sim-outorder -fetch:ifqsize 8 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_F8.txt
     # Number of instructions decoded...
     ./sim-outorder -decode:width 1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_D1.txt
     ./sim-outorder -decode:width 2 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_D2.txt
     ./sim-outorder -decode:width 4 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C D4.txt
11
     ./sim-outorder -decode:width 8 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_D8.txt
12
13
     # Number of instructions issued...
14
     ./sim-outorder -issue:width 1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_I1.txt
     ./sim-outorder -issue:width 2 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C I2.txt
16
     ./sim-outorder -issue:width 4 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C I4.txt
17
     ./sim-outorder -issue:width 8 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_I8.txt
19
     # Number of instructions committed...
20
     ./sim-outorder -commit:width 1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_C1.txt
21
     ./sim-outorder -commit:width 2 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C C2.txt
22
     ./sim-outorder -commit:width 4 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_C4.txt
23
     ./sim-outorder -commit:width 8 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C C8.txt
24
     # Branch prediction...
     ./sim-outorder -bpred nottaken ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_BPNT.txt
27
     ./sim-outorder -bpred taken ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_BPT.txt
     ./sim-outorder -bpred bimod ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_BPBM.txt
     ./sim-outorder -bpred 2lev ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_BP2L.txt
31
     # Cache block size...
32
33
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C CacheBS32.txt
     ./sim-outorder -cache:dl2 ul2:128:64:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheBS64.txt
34
     ./sim-outorder -cache:dl2 ul2:128:128:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C CacheBS128.txt
35
     ./sim-outorder -cache:dl2 ul2:128:256:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheBS256.txt
37
     # Cache replacement policy...
38
     ./sim-outorder -cache:dl2 ul2:128:32:4:f ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheRPF.txt
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheRPL.txt
40
     ./sim-outorder -cache:dl2 ul2:128:32:4:r ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheRPR.txt
41
42
     # Cache associativity...
     ./sim-outorder -cache:dl2 ul2:128:32:1:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheA1.txt
44
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheA4.txt
45
     ./sim-outorder -cache:dl2 ul2:128:32:8:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results C CacheA8.txt
     ./sim-outorder -cache:dl2 ul2:128:32:64:1 ../benchmarks/compress95.alpha ../benchmarks/1stmt.i 2> Results/results_C_CacheA64.txt
```

Listing 3: Simulation execution commands for *compress95* application.

```
#1/bin/bash
     # Number of instructions fetched...
     ./sim-outorder -fetch:ifqsize 1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_F1.txt
     ./sim-outorder -fetch:ifgsize 2 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G F2.txt
     ./sim-outorder -fetch:ifqsize 4 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_F4.txt
     ./sim-outorder -fetch:ifqsize 8 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_F8.txt
     # Number of instructions decoded...
     ./sim-outorder -decode:width 1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_D1.txt
     ./sim-outorder -decode:width 2 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_D2.txt
     ./sim-outorder -decode:width 4 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G D4.txt
11
     ./sim-outorder -decode:width 8 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_D8.txt
12
13
     # Number of instructions issued...
14
     ./sim-outorder -issue:width 1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_I1.txt
     ./sim-outorder -issue:width 2 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G I2.txt
16
     ./sim-outorder -issue:width 4 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G I4.txt
17
     ./sim-outorder -issue:width 8 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_I8.txt
19
     # Number of instructions committed...
20
     ./sim-outorder -commit:width 1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_C1.txt
21
     ./sim-outorder -commit:width 2 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G C2.txt
22
     ./sim-outorder -commit:width 4 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_C4.txt
     ./sim-outorder -commit:width 8 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G C8.txt
24
     # Branch prediction...
     ./sim-outorder -bpred nottaken ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_BPNT.txt
27
     ./sim-outorder -bpred taken ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_BPT.txt
     ./sim-outorder -bpred bimod ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_BPBM.txt
     ./sim-outorder -bpred 2lev ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_BP2L.txt
31
     # Cache block size...
32
33
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G CacheBS32.txt
     ./sim-outorder -cache:dl2 ul2:128:64:4:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheBS64.txt
34
     ./sim-outorder -cache:dl2 ul2:128:128:4:l ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G CacheBS128.txt
35
     ./sim-outorder -cache:d12 u12:128:256:4:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheBS256.txt
37
     # Cache replacement policy...
38
     ./sim-outorder -cache:dl2 ul2:128:32:4:f ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheRPF.txt
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheRPL.txt
40
     ./sim-outorder -cache:dl2 ul2:128:32:4:r ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheRPR.txt
41
42
     # Cache associativity...
     ./sim-outorder -cache:dl2 ul2:128:32:1:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheA1.txt
44
     ./sim-outorder -cache:dl2 ul2:128:32:4:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheA4.txt
45
     ./sim-outorder -cache:dl2 ul2:128:32:8:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results G CacheA8.txt
     ./sim-outorder -cache:dl2 ul2:128:32:64:1 ../benchmarks/go.alpha ../benchmarks/1stmt.i 2> Results/results_G_CacheA64.txt
```

Listing 4: Simulation execution commands for qo application.