# **Chapter 1**

# **HSMC-to-VLDB PCB Design**

In order to interface the radiation hard GBTx chip (see chapter ??), a form of electrical connection between the Field-Programmable Gate Array (FPGA) and the Versatile Link (VLDB) is required. The VLDB has twenty additional HDMI female connectors which connects to Low-Voltage Differential Signaling (LVDS) transceivers for high-speed communication with the outside world. The FPGA board that is used for this thesis has two High-Speed Mezzanine Card (HSMC) connectors with port A containing pins that connects to LVDS transceivers. In addition, the VLDB connection also requires a radiation-hard optical link, i.e support for high-speed SFP fiber-optic cabling. For this, the HSMC port A connector has also available pins that connects to Transceiver (XCVR) transceivers for transmission speeds up to 6.144 Gbit/s. The resulting PCB has 10 individual High-Definition Multimedia Interface (HDMI) connector with each having one receiver and transmitter. Because of limited I/O, only one HDMI contains a receiver reserved for input clock from the VLDB. This chapter explains the process of making such a Printed Circuit Board (PCB), from the discussion of different design approaches to the theory behind designing a high speed PCB.

#### 1.1 Specification

#### 1.2 Design Discussion

The design discussion and planning of the PCB was done together with Ph. D. Arild Velure.

The initial plan was to design a PCB with a male Small Form-Factor Pluggable HSMC board (SFP)-contact in one end connected with two HDMI connectors, one on each side of the PCB, making an adapter that can be plugged directly into the SFP-connectors on the SFP-board with HDMI cables to the VLDB. This design was quickly scratched as there was no loose male SFP connectors available on the marked, only female. The design plan was then changed to use only one PCB board with female SFPs-connectors on one side,

wired to HDMI-connectors on the other side, acting as a middle joint between the SFP-board and the VLDB with SFP- and HDMI-cables connecting the three boards together.

The end result was a design that could be directly mounted on the FPGA through the HSMC connector. By copying one of the SFP-to-HSMC connections from the original SFP-board design files (the one concerning the XCVR-protocol, see [?]), we found that we could remove the SFP-board completely from the connection chain and eliminate the resulting need for electrical SFP-cables. This would also remove the middle joint in the chain, reducing complexity and lowering the chance of signal reflections.



**Figure 1.1:** Male (ASP-122952) and female (ASP-122953) HSMC-connectors. The male type is to be connected at the bottom of the HSMC-to-VLDB PCB [?, Figure 2-1].

## 1.3 High Speed PCB Design

When transmitting signals through a conductor at high frequencies, the conductor no longer acts as an ideal wire. The signal voltage stops acting instantaneous across the conducting path, and factors like impedance mismatch and reflections becomes important for the quality of the signal to remain the same through the whole transmission. This section gives a brief explanation of high frequency signal behavior and the compensation methods that was practiced during the design of the HSMC-to-VLDB PCB.

#### 1.3.1 Transmission Lines

When signal rise/fall times becomes comparable with the propagation delay of the conductor, the signal no longer acts instantaneous. The conductor becomes what is known as a transmission line, with the signals voltage and current acting like waves propagation through the conductor. The general rule for determining if a signal is propagating along a transmission line is when the rise/fall time of the signal is less than 1/4 of the signal period, so that the high and low states are recognizable [?].

For an LVDS-protocol, with signal speeds reaching up to  $3.125~\mathrm{Gbit/s}$ , the trace becomes a transmission line if the signal propagation time along the trace is less than 1/4 of the signal period, i.e  $80\mathrm{ps}$ .

The propagation velocity of a signal is given by:

$$v = \frac{c}{\sqrt{\epsilon_r}} \tag{1.1}$$

, where  $\epsilon_r$  is the dielectric constant of the epoxy material FR4, often used as a material to separate the copper layers on the PCBs.  $\epsilon_r$  has a value of around 4.05 @ 3 GHz [? ]. A signal thus propagates through the conductor at a velocity of approximately 15 mm/ns [? , example 13.7].

Thus, by assuming a constant transmitting frequency of  $3.125~\mathrm{Gbit/s}$ , a conductor becomes a transmission line if the length of the conductor stretches longer than  $12~\mathrm{mm}$  between transmitter and receiver. This short length is very difficult to avoid when designing a PCB with microstrip traces running from one connector out to eleven other connectors. The traces on the HSMC-to-VLDB PCB are therefore considered as transmission lines.

#### 1.3.2 Reflections and Characteristic Impedance

Since the signals no longer acts instantaneous, the transmitter can not see what is connected at the receiving end at the time it sends a pulse down the conducting channel. All it sees is the channel impedance, called the characteristic impedance,  $Z_0$ , of the channel [?].

The type of trace that is used in the HSMC-to-VLDB PCB design is called a microstrip, which is when the signal traces run along traces on the outer layers of the PCB with the ground plane on the layer underneath.

A microstrip has a characteristic impedance that is given by:

$$Z_0 = \frac{60}{\sqrt{0.475\epsilon_r + 0.67}} \times \ln \frac{4h}{0.67(0.8w + t)}$$
 (1.2)

, where  $\epsilon_r$  is the dielectric constant, h is the height of the microstrip seen from the ground plane, i.e the thickness of the FR4 layer, w is the width of the microstrip, and t is the thickness of the copper [?].

It is important to match the impedance of the trace to that of the load impedance at the receiving end, or vice versa. With these being different, the energy of the signal cannot be fully absorbed at the receiving end, resulting in a partly reflection of the signal wave back to the transmitter. The ratio of the wave reflected back is given by:

$$\Gamma = \frac{Z_L - Z_0}{Z_L + Z_0} \tag{1.3}$$

, where  $Z_L$  is the load impedance and  $Z_0$  is the characteristic impedance.

Ideally the  $Z_L$  and  $Z_0$  should be equal to avoid reflections. Impedance mismatch can cause waste of signal energy and interference with other signal pulses being transmitted

through the channel [?].

When looking at the datasheet for cables with differential signals, such as HDMI-cables, it is often supplied a differential impedance between the cables instead of a characteristic impedance for each cable. Knowing the characteristic impedance, it is possible to calculate the corresponding differential impedance between two microstrip traces (or vice versa):

$$Z_{diff} = 2 \times Z_0 [1 - 0.48e^{(-0.96 \times \frac{s}{h})}]$$
 (1.4)

, where  $Z_0$  is the characteristic impedance of the individual microstrips (assuming they are equal and have the same length), s is the spacing between the microstrips and h is the same as in the equation above [?].



**Figure 1.2:** Microstrip, cross-section. The microstrip is the copper trace(s) on top, followed by a dielectric layer and a ground plane. h is the thickness of the dielectric, t is the copper thickness, l is the microstrip length, and w is the copper width. s is the spacing between the differential strips.

#### 1.3.3 Routing

As mentioned in section ??, differential signals have noise advantages over single ended signals. This is the case only if the pairs have *equal* path lengths and the individual wires in each pair are routed as close to one another as possible. In addition, to keep crosstalk to its minimum, individual pairs has to be routed a distance away from other wires (In reality, this only becomes a problem when dealing with wiring in the micro-scale domain). Twisting the individual wires in each pair to some extent will also contribute to common noise rejection [? ]. This was taken into consideration when routing the PCB.

The individual wires in each pair was kept as close as possible, with a space constraint (See table 1.1) according to the required differential impedance  $Z_{diff}$  of approximately  $100 \Omega$  (See equation 1.6). When routing, twisting the wires (where possible) was achieved by purposely making the wires overlap at the viases. After routing the wires, attempts were made to separate the pairs a distance from one another, but this was not a critical stage.

### 1.4 PCB Design Parameters

The PCB schematic was designed using *Orcad Capture CIS* and the layout using *Orcad PCB Editor*, with design parameters meeting *Elprint's* capabilities [?]. The PCB layout was then exported into *Gerber-files* and imported into *Macaos* for further manufacture specification and validation. The PCB was then ordered from Elprint.

To avoid signal reflections, the PCB needed a characteristic impedance matching that of the cables and termination, in this case a single wire impedance of  $50~\Omega$ , and a differential impedance of  $100~\Omega$ . This was derived from the fact that the HDMI-cables were specified to have a differential impedance of approximately  $100~\Omega$ , and that the individual transceiver lines from the FPGA has a characteristic impedance of  $50~\Omega$ , with a selectable termination resistance at the receiving end of  $100~\Omega$ , connected between the lines.

The PCB was chosen to be four layers, with signals running on the top and bottom copper layers, and the two middle planes for voltages and ground respectively.

For thicknesses of the different PCB copper layers and the FR4 in between, Elprint has a set of predefined *stack-ups* available in Macaos. It is possible to define custom stack-ups as well, but this will result in a more costly PCB. The 4036 pre-defined stack-up has a copper thickness of  $18~\mu m$  on the two outer layers following an FR4 thickness of  $65~\mu m$  between the outer layers and the power planes, with the power planes having a thickness of  $35~\mu m$ . Between the power planes is another FR4 layer with a thickness of 1.4mm making the total PCB thickness of a standard 1.6mm. With a mircostrip width of  $100~\mu m$ , the formula for characteristic impedance yields:

$$Z_0 = \frac{60}{\sqrt{(0.475 \times 4.05) + 0.67}} \ln 3.96 \tag{1.5}$$

, which gives a characteristic impedance  $Z_0$  of 51.3  $\Omega$  @ 3 GHz.

With a 300  $\mu m$  spacing between the differential traces, the formula for differential impedance yields:

$$Z_{diff} = 2 \times 51.3 \,\Omega[1 - 0.48e^{(-0.96 \times \frac{300}{65})}]$$
 (1.6)

, which gives a differential impedance  $Z_{diff}$  of 102  $\Omega$  @ 3 GHz.

Table 1.1 shows data extracted from Orcad PCB Editor, which has a built-in impedance calculator that yields similar results as shown above:

|   | Layer   | Type       | t [µm] | $\epsilon_r$ | w [µm] | $Z_0[\Omega]$ | Spacing [µm] | $Z_{diff}[\Omega]$ |
|---|---------|------------|--------|--------------|--------|---------------|--------------|--------------------|
| 1 | Surface | Air        |        | 1            |        |               |              |                    |
| 2 | Top     | Conductor  | 18     |              | 100    | 51.3          | 300          | 102                |
| 3 |         | Dielectric | 65     | 4.05         |        |               |              |                    |
| 4 | Voltage | Plane      | 35     |              |        |               |              |                    |
| 5 |         | Dielectric | 1400   | 4.05         |        |               |              |                    |
| 6 | Gnd     | Plane      | 35     |              |        |               |              |                    |
| 7 |         | Dielectric | 65     | 4.05         |        |               |              |                    |
| 8 | Bottom  | Conductor  | 18     |              | 100    | 51.3          | 300          | 102                |
| 9 | Surface | Air        |        | 1            |        |               |              |                    |

**Table 1.1:** The layers of the PCB and their traits, where t is the layer thickness and w is the width of the trace. The PCB has an overall thickness of 1.6 mm

#### 1.5 Pads and Footprints

All pads and footprints were custom made using *Cadence Pad Designer*, with dimensions collected from datasheets of the different components. The only excepting was for the HSMC footprint and pads, which were acquired from the manufacturer. The pads were dimensioned a bit longer than the actual pins, making it a bit easier to make contact with the soldering iron when soldering by hand.

### 1.6 Soldering Process

All the components on the PCB was soldered by hand, with the exception of the ground pads underneath the HSMC, which had to be soldered using solder paste and a solder oven. The solder paste, which is a lead contained paste of type *EFD SolderPlus 221 RMA*, was ordered from www.krepro.no in late January 2016.

#### 1.6.1 Soldering the Ground Pads Underneath the HSMC Contact

The HSMC-connector has several ground pads underneath the connector itself, making it impossible to reach when soldering by hand. The solution to this use a solder oven with solder paste on the pads. The solder paste was applied on the pads with the help of the dispenser module on the *Martin Rework Station*, which was available in the lab. The dispenser module forces the solder paste out of the syringe using pressurized air. By pressing a foot pedal connected to the dispenser, you apply a controlled air pulse that pushes on the piston of the solder paste syringe. The force of the air pulse can be adjusted using the dispenser Guided User Interface (GUI). For the ground pads, a force of  $2.50\ ccm$  was suitable.

The solder oven that was used had the option to set up a Ramp-Soak-Spike type thermal profile. Samtec, the manufacturer for the HSMC contact, recommends a maximum peak temperature of no more than  $260\,^{\circ}C$  with no more than 30 seconds above  $255^{\circ}C$ . The thermal profile setup is based on the profile recommended by EFD, the manufacturer for the particular solder paste used (see figure 1.3). After some trial and error with a dummy-PCB, the oven was set to a activation temperature of  $150^{\circ}C$  for 60 seconds, and then a reflow temperature of  $220^{\circ}C$  with a climb-time of 120 seconds.



**Figure 1.3:** EFD reflow thermal profile recommendations [?].

The finished PCB is shown in figure 1.4. The HSMC contact is located at the bottom of the PCB.



**Figure 1.4:** HDMI-to-VLDB PCB with components soldered on.

#### 1.7 PCB Faults and Compensations

During the process of hand soldering, it was discovered that the HSMC pads were dimensioned for the purpose of reflow soldering using a solder oven. This meant that the pads were dimensioned to match exactly that of the pins, making it very difficult to solder by hand. With 160 individual pins to be soldered to the PCB board, this resulted in a time-consuming work with a lot of effort trying to keep the pins from shorting. To ease the soldering process of the HSMC, the pads should be dimensioned a bit longer.

After receiving the PCBs, further inspection revealed that all viases had missing solder mask. This exposes the metal of the vias to the surface of the PCB and can possibly cause connection shorts between the viases and the pads and/or metallic casings when soldering. The reason for the viases not to have a solder mask is because it was missing in the pad file. A solution to fix this in a future PCB print would obviously be to include a solder mask in the pad file. With the current PCB print, however, a temporary solution would be to apply thin *kapton tape* where most critical.

The exposed viases was later shown not to be as critical as first thought, due to the following points:

- The viases that are exposed underneath the HDMI casings are in fact connected to ground, making the possible shorts between the viases and the already ground connected casing not a critical problem.
- The exposed viases underneath the HSMC-connector could potentially connect to the ground pads when applying solder paste to the pads. This was avoided by carefully applying a thin line of solder paste in the middle of the ground pads. This prevented the solder paste to float over to the neighboring viases when melting it in the oven. A possible drawback to this would be bad connection between the ground pads and the HSMC-connector, but a quick check using a multimeter proved that the HSMC was indeed connected to all the ground pads.

In fact, when testing the PCB, the exposure of viases on the transmitter and receiver lines revealed to be quite useful probe points when using an oscilloscope to measure the signal integrity. Due to the lack of extra added probe points, measuring signals at the PCB viases became the most convenient way of directly measuring the signals on the transmitter and receiver lines (see subsection below). A lesson until next PCB-prototype is to include easily accessible probe points on lines that are relevant for oscilloscope measurement.

On the current version of the PCB, some of the receiver lines includes a  $10~\mathrm{k}\Omega$  pull-up resistor (R91, R92, R95, R96, R97, R99, R100 and R101 in the schematic). The reason why these are included could possibly be due to a misinterpretation of the SFP-schematic in which the design of the PCB was based on. This is concluded because two of the pull-up resistors (R100 and R101 in the schematic) are connected to receiver signals that are only



**Figure 1.5:** Pull-up resistors on some of the receiver lines.

used in the SFP-design, but not in this design. The pull-up resistor pads were therefore not soldered on the board, and the lines were left open.