# **Week 4 Reading Summaries: TVM + Triton Readings**

### **Amogh Patankar**

University of California, San Diego 3869 Miramar Street Box #3037, La Jolla, CA- 92092 apatankar@ucsd.edu

# **Abstract**

The articles for this week's reading summary describe two compilers custom-made for deep learning and neural network computations- TVM, and Triton. TVM is a compiler that allows for graph and operator level optimizations for deep learning algorithms to improve performance. The result is a high performant system that is competitive with hand-tuned libraries for low-power CPU, GPU, and server class GPUs. Similarly, Triton is a language, and a compiler, built around the concept of tiling. Triton is a C-based language for tensor expression on tiles, and tile-level optimizations for exxecution of efficient GPU code.

# 9 **1 TVM**

#### o 1.1 Introduction

With a wider and wider range of deep learning models in the present, and with the advent of 11 generative AI, deep learning frameworks are important in order to optimize workload execution. However, these frameworks cannot handle graph level optimizations due to the high-level nature 13 of those programs. Moreover, operator optimizations require manual tuning, which is not scalable. 14 TVM addresses key challenges, and solves them; namely, by 1) leveraging specific hardware features 15 and abstractions, and 2) Creating a large search space for optimization. Deep learning accelerators 17 require specialized hardware to efficiently run workloads, and systems in turn need to generate code 18 that controls pipeline dependencies. With respect to manual tuning, there *must* be a large enough search space to come up with the correct combinatorial choices of memory access, threading pattern, 19 and other HW primitives. 20

21

This paper addresses these challenges with tensor expression language, an automatic program optimization framework to find optimized tensor operators, and a graph rewriter to take advantage of high/operator level optimizations.

# 5 1.2 Overview

TVM converts a model from an existing framework into a computational graph, then performs high-level dataflow rewrites to produce an optimized graph. Fused operators in the graph are then efficiently coded using a declarative tensor expression language, and still leaves execution details unspecified. TVM uses a ML based cost model to identify the best operator in order to navigate the vast space of possible optimizations for a given hardware target. Only then is the code packaged into a deployable module for execution.

#### 1.3 Optimizing Computational Graphs

- Computational graphs in DL are representative of programs using multi-dim tensors, allowing for 33
- high-level optimizations without operator implementations. TVM uses graphs for optimizations like 34
- oeprator fusion, and more, to improve efficiency. 35

#### 1.3.1 Operator Fusion 36

- Operator fusion combines multiple operators into one kernel, hence not requiring intermediate results 37
- to be stored in memory, significantly reduceing execution time on GPUs and accelerators. Operators 38
- can be injective (1-to-1 maps), reduction (sum), complex-out-fusable (conv2d with element-wise 39
- output fusion), and opaque (non-fusable, sort). Injective operators fuse into another injective operator, 40
- reduction operators fuse with input injective operators, and complex-out-fusable operators like conv2d 41
- fuse with element-wise operations. So, computational graphs are transformed into an optimized, 42
- fused version.

### 1.3.2 Data Layout Transformation

- Data layout optimization is a method TVM uses to use efficient internal data layouts tailored to 45
- hardware like column/row major, or tiling for accelerators by transforming a computational graph. 46
- TVM specifies preferred layouts for operators and transforms data layouts between producers and 47
- consumers when mismatches occur. High-level optimizations like operator fusion improve efficiency; 48
- but, the effectiveness of said optimizations depend on operator library support. Customizing fused 49
- kernels for various operators, data layouts + types, and hardware backends isn't sustainable, and so, a 50
- code generation approach is taken. By generating diverse operator implementations and enabling 51
- scalable and efficient support, the problem can be solved for workloads across multiple hardware 52
- targets. 53

#### **Generating Tensor Operations**

- TVM produces efficient code for operators by generating implementations, and choosing one. Here 55
- are the TVM-specific features: 56

#### 1.4.1 Tensor Expression and Schedule Space 57

- TVM uses tensor expression, namely through a tensor expression language, to enable automatic 58
- code generation. This process occurs by describing tensor operations through index formulas, with 59
- output shapes and element-wise computations without defining loops or execution details. TVM 60
- uses schedules to map expressions to code, and applies transformations for hardware optimization. It 61
- extends existing primitives and introduces new ones for GPUs and accelerators that support CPUs,
- GPUs, and TPU-like hardware. TVM tracks loop structures to generate efficient code, with automatic 63
- schedule derivation discussed later.

#### 1.4.2 Nested Parallelism with Cooperation 65

- In order to optimize compute-intensive DL workloads, parallelism is very important especially on 66
- GPUs with massive parallelism. Traditionally, the model is a fork-join model for nested parallelism 67
- where tasks recursively get divided to exploit thread hierarchies, but threads can't share data within the 68
- same stage. TVM improves this by supporting cooperative data fetching; threads can collaboratively 69
- load data into shared memory, allowing reuse and optimizing GPU performance. Memory scopes are 70 introduced to mark compute stages as shared, ensuring that synchronization is done properly. The 71
- 72 approach benefits GPUs and aids in targeting accelerators by tagging memory buffers and creating
- custom rules. 73

#### 1.4.3 Tensorization

- TVM introduces tensorization, which is the optimization of DL workloads by incorporating special-75
- ized tensor compute primitives, such as matmuls and 1D convolution. TVM tries to improve perfor-76
- mance and requires a flexible compilation framework to accommodate the various tensor instructions 77
- across emerging accelerators. TVM creates an extensible approach by separating hardware-specific

- 79 instructions from the compilation schedule through a tensor-intrinsic declaration mechanism. This
- 80 allows TVM to easily support new hardware architectures. TVM also creates a tensorized schedule
- 81 primitive to map computations to hardware intrinsics, which can result in significant performance
- gains, such as a 1.5× speedup when using a low-precision micro-kernel for mobile CPUs.

#### 83 1.4.4 Explicit Memory Latency Hiding

- 84 Latency hiding is the idea of overlapping memory ops with computation, in order to maximize
- 85 memory/compute utilization. CPUs use multithreading and prefetching, while GPUs and specialized
- 86 DL accelerators use DAE or threadwarps. Programming DAE accelerators requires synchorinization;
- 87 so, TVM uses a virtual threading scheduling primitive. TVM starts with a high level multi-threaded
- program schedule, then inserts synchronization ops for correct execution. In hiding latency, the
- performance of algos improves for ResNet layers.

# 90 1.5 Automating Optimization

# 91 1.5.1 Schedule Space Specification

- 92 TVM utilizes schedule template specification to declare schedule options, incorporating domain-
- 93 specific knowledge when needed. This unlocks automated exploration of a vast search space of
- 94 configurations, and the schedule optimizer searches through billions of potential configurations,
- guided by the template and the tensor expression language.

### 96 1.5.2 ML-Based Cost Model

- 97 TVM utilizes a machine learning model to predict the performance of different schedule configurations
- 98 as opposed to exhaustive auto-tuning. The model that is trained with real-time measurement data,
- 99 helps reduce the search space. The focus on relative runtime predictions rather than absolute execution
- times helps to improve accuracy over time. TVM balances the need for quality predictions and fast
- execution, and uses various methods like gradient tree boosting (XGBoost) for efficient predictions.

# 02 1.5.3 Schedule Exploration

- Using the cost model, the schedule explorer selects promising configurations, employing parallel
- simulated annealing algorithm to iteratively find better configurations. TVM can then search more
- 105 efficiently by rejecting configurations with higher predicted costs and converging on lower-cost
- configurations. The exploration process is continuous and updates as new data from experiments
- becomes available.

### 108 1.5.4 Distributed Device Pool and RPC

- TVM uses a distributed device pool and RPC framework to scale hardware trials, then managing opti-
- mization jobs across multiple devices. It automates compilation, execution, and profiling processes,
- especially useful for embedded devices, where tuning and cross-compilation are hard and inefficient.

#### 112 1.6 Evaluation

113 TVM evaluates their framework, noting that it optimizes DL system SW-HW codesign as compared

to other options.

#### 115 2 Triton

#### 116 2.1 Introduction

- Deep Neural Networks (DNNs) and generative AI has now changed AI accelerators and HW, through
- parallel computing devices like GPUs, and vendor libraries like cuBLAS/cuDNN. These libraries
- are limited in supporting tensor operations, which has led to the development of DSLs, and pairing
- them with microkernels and high level tiling abstractions. Triton is a system comprising a C-like
- language for tensor programs, LLVM-based Intermediate Representation for tile-level optimization
- and a compiler for efficient GPU code generation.

#### 23 2.2 Related Work

- 124 Triton has a few different approaches to optimizing deep learning computations. Existing frameworks
- rely on hand-selected and optimized libraries like cuBLAS, some use domain-specific languages
- 126 (DSLs). Pre-existing Tensor-level IRs use predefined templates, the polyhedral model automates
- 127 compilation, and loop synthesizers enable manual schedule optimization. Triton integrates tile-level
- operations, offers greater flexibility, and automatic schedule inference.

#### 129 2.3 Triton-C

#### 130 2.3.1 Syntax

- 131 Triton-C uses ANSI-C and CUDA-C, but has a few cannges for semantics and programing model.
- Primarily, special syntax for tile declarations, built in functions (eg. dot, trans, etc.), and broadcasting
- using the "newaxis" keyword. Some additional changes include the "" prefix for control flow.

#### 134 **2.3.2 Semantics**

135

136

137

138

145

146

151

152

153

159 160

161

162

- Tile: Tile semantics simplifies tensor programs by hiding performance details regarding memory, cache, and HW utilization.
- Broadcasting: Provides rules to perform padding and broadcasting conversions from scalar to array implicitly.

### 139 2.3.3 Programming Model

- 140 Triton follows the SPMD programming model, just like many other support libraries and frameworks;
- however, it makes each kernel single-threaded and parallelized. Triton assigns each kernel with a set
- of global ranges that vary. This simplifies kernel execution by eliminating concurrency primitives.

# 143 2.4 Triton-IR

#### 144 **2.4.1** Structure

- Modules: Each unit of compilation is called a module, compiling independently and linked by a linker.
- Functions: Consist of return type, name, and arguments list if required. Function and parameter attributes can be specified.
- Basic Blocks: Straight line code squeences that may contain terminator instructions.

#### 150 2.4.2 Support for Tile-Level Dataflow Analysis

- Types: Multi-dim types are declared using similar syntax to vectors in LLVM-IR.
- Instructions: These instructions are used to retile, and support broadcasting semantics.

### 2.4.3 Support for Tile-Level Control-Flow Analysis

- 154 Triton-IR doesn't have native support for divergent control flow in tiles; using Predicated SSA (PSSA)
- form and  $\psi$  -functions, adding cmpp for dual predicates and psi for merging predicated instruction
- 156 streams.

# 157 2.5 Triton-JIT Compiler

#### 158 2.5.1 Machine-Independent Passes

- Prefetching: Tile level memeory ops are avoided by detecting loops and adding prefetching code.
  - Tile-level Peephole Optimization: Algebraic properties introduced as tiles are used as operations.

# 2.5.2 Machine-Dependent Passes

- Hierarchical Tiling: TritonIR allows automatic enumeration and optimizatino of nested tiling without polyhedral machinery.
  - Memory Coalescing: TritonIR's backend can order threads internally within microtiles.
  - Shared Memory Allocation: Tile level operations store operands in fast shared memory, by calculating the live range.
  - Shared Memory Synchronization: R/W from and to shared memory are asynchronous; RAW and WAR hazards are detected then barriers are inserted.

#### 171 **2.5.3 Autotuner**

166

167

168

169

170

As compared to hand-written parameterized code templates, Triton-JIT extracts spaces from Triton-IR by concatenating meta-parameters.

# 174 2.6 Experiments

In all experiments (MatMul, Convolutions, etc.), Triton is on-par with vendor librarise like cuBLAS, cuDNN, etc, in some cases even more performant.

### 177 2.7 Conclusions

- 178 Triton's language and compiler are effective to compiling tiled-NN computations into machine code.
- 179 Triton-IR also enables optimization passes, and Triton-C is a useful language to implement efficient
- 180 kernels.