# Homework 4

# !!! IMPORTANT !!!

We can call you to explain your solution. If you cannot explain your answer, the homework will be invalid!

KTH has a zero-tolerance policy against cheating.

https://www.kth.se/en/student/stod/studier/fusk-1.997287

If you have questions or need clarifications, you can ask in the discussion forum in Canvas.

You should upload the code and testbench to GitHub and upload your report to Canvas.

# **QUESTIONS**

# 1.1 QUESTION 1 (2P)

Calculation of the inverse of a 2 by 2 matrix is shown below.

$$A = \begin{bmatrix} a & b \\ c & d \end{bmatrix}, A^{-1} = \frac{1}{|A|} \begin{bmatrix} d & -b \\ -c & a \end{bmatrix} = \frac{1}{ad-bc} \begin{bmatrix} d & -b \\ -c & a \end{bmatrix} = \begin{bmatrix} aOut & bOut \\ cOut & dOut \end{bmatrix}$$

You are to design an RTL circuit for this calculation. When *start* is asserted, *aIn*, *bIn*, *cIn*, and *dIn* 16-bit busses will contain the four elements of the matrix in upper left to lower right order. When the inverse calculation is completed, the **IMC** (Inverse Matrix Calculator) generates a 1 on *ready* and keeps this value until a new round of calculation begins. When calculation is completed, the output data becomes available on *aOut*, *bOut*, *cOut*, and *dOut* output buses. Input and output data formats are 16-bit fixed point with eight integer bits. The inputs have only integer parts, and the outputs are 16-bit data with integer and fractional parts. The input integer part should be less than or equal to 15.

You can use the following components:

- 1. 2 16-bit unsigned multiplier with 16-bit inputs and a 16-bit output. Each has a control signal,  $select\_output$ , which determines which portion of the 32-bit multiplication result is selected: when  $select\_output = 1$ , the most-significant 16 bits are chosen, otherwise, the bits in the range [23:8] are selected. Consider the delay of this multiplier is in the order of 84d.
- 2. An approximate reciprocal circuit with an unsigned 16-bit integer input and 9-bit output (1-bit integer and an 8-bit fractional). The circuit is combinational, calculates the reciprocal (1/in) of its input, and has a delay of 84d. This will be provided to you.
- 3. Sixteen-bit adders, subtractors, and comparators with delay values of the order of 16d.
- 4. Multiplexers, decoders, and other combinational parts with delay values of the order of 1d.
- 5. Registers of any size.

Design the **IMC** circuit such that it can operate with a clock with a period of **no more than 120d**. Note that this limits the maximum critical path delay your circuit can have. Use as few registers as possible, minimize the number of adders, subtractors, comparators, and multiplexers. For outputs that are negative produce a negative flag of 1.

#### Module pinout

| Name      | Direction | Width | Control/Data | Description             |
|-----------|-----------|-------|--------------|-------------------------|
| clk       | in        | 1     | Control      | Clock signal            |
| rst_n     | in        | 1     | Control      | Asynchronous active low |
|           |           |       |              | reset                   |
| start     | in        | 1     | Control      | Input control signal    |
| aIn       | in        | 16    | Data         | Input data              |
| bIn       | in        | 16    | Data         | Input data              |
| cIn       | in        | 16    | Data         | Input data              |
| dIn       | in        | 16    | Data         | Input data              |
| ready     | out       | 1     | Control      | Output                  |
| aOut      | out       | 16    | Data         | Output result           |
| bOut      | out       | 16    | Data         | Output result           |
| cOut      | out       | 16    | Data         | Output result           |
| dOut      | out       | 16    | Data         | Output result           |
| aOut_sign | out       | 1     | Data         | Output result sign      |
| bOut_sign | out       | 1     | Data         | Output result sign      |
| cOut_sign | out       | 1     | Data         | Output result sign      |
| dOut_sign | out       | 1     | Data         | Output result sign      |

- A. Create behavioural models for the multipliers and adder/subtractor.
- B. In your report, draw the complete datapath of **IMC**, including the components and necessary internal control signals.
- C. Draw a state diagram showing your controller's behaviour in your report. In each state, show the control signals that are issued.
- D. In your report, show wiring between the datapath and the controller.
- E. Model your **IMC** circuit in SystemVerilog according to your schematic, datapath, and controller. **You don't need to model the delays.**
- F. Verify your design with a Testbench.

# 1.2 QUESTION 2 (2P)

In this problem, you are to design an **input wrapper** and an **output wrapper** that connect the IMC circuit of the previous problem to a 16-bit arbitrated bus. (If you couldn't design the IMC you can generate the input-output of IMC which are connected to the input and output wrapper in your testbench.)

The **input wrapper** waits for four 16-bit data that will be handshaked to it using a two-line *dataReady, dataAccept* fully responsive handshaking scheme. When such is received, it checks if the IMC circuit is ready to receive its four 16-bit inputs by monitoring the IMC's *ready* output. If so, it issues a *start* signal and allows the IMC to start its operation.

The **output wrapper** works independently of the input wrapper. The output wrapper receives the four outputs of the IMC circuit when IMC issues the *ready* signal. The output wrapper has an *outAvail* output that informs an external device of the availability of four 16-bit elements of the transposed matrix. When this signal is asserted, the external device may issue a start signal, *startTransmit*, to tell the output wrapper to start sending the results. The output wrapper uses *request* to get permission to use the bus, that will be responded by *grant* when the output wrapper is allowed to drive the bus. The output wrapper uses fully responsive two-line handshaking using an *outReady* output and an *outAccepted* input. The four 16-bit data outputs will be sent over the bus in a burst fashion.

#### Module pinout for input wrapper

| Name       | Direction | Width | Control/Dat<br>a | Description                   |
|------------|-----------|-------|------------------|-------------------------------|
| clk        | in        | 1     | Control          | Clock signal                  |
| rst_n      | in        | 1     | Control          | Asynchronous active low reset |
| dataReady  | in        | 1     | Control          | Input control signal          |
| ready      | in        | 1     | Control          | Input control signal          |
| data       | in        | 16    | Data             | Input data                    |
| dataAccept | out       | 1     | Control          | Output control signal         |
| start      | out       | 1     | Control          | Output control signal         |
| dataOuta   | out       | 16    | Data             | Output data                   |
| dataOutb   | out       | 16    | Data             | Output data                   |
| dataOutc   | out       | 16    | Data             | Output data                   |
| dataOutd   | out       | 16    | Data             | Output data                   |

#### Module pinout for output wrapper

| Name          | Direction | Width | Control/Data | Description             |
|---------------|-----------|-------|--------------|-------------------------|
| clk           | in        | 1     | Control      | Clock signal            |
| rst_n         | in        | 1     | Control      | Asynchronous active low |
|               |           |       |              | reset                   |
| ready         | in        | 1     | Control      | Input control signal    |
| startTransmit | in        | 1     | Control      | Input control signal    |
| grant         | in        | 1     | Control      | Input control signal    |
| outAccepted   | in        | 1     | Control      | Input control signal    |
| dataIna       | in        | 16    | Data         | Input data              |
| dataInb       | in        | 16    | Data         | Input data              |
| dataInc       | in        | 16    | Data         | Input data              |
| dataInd       | in        | 16    | Data         | Input data              |
| dataOut       | out       | 16    | Data         | Output data             |

| outAvail | out | 1 | Control | Output control signal |
|----------|-----|---|---------|-----------------------|
| request  | out | 1 | Control | Output control signal |
| outReady | out | 1 | Control | Output control signal |

- A. In your report, draw block diagrams of the **input wrapper**, **output wrapper**, and the interfacing bus, and how they wrap around the IMC circuit.
- B. In your report, draw the datapath of the interface circuits, identifying control signals that are issued by the controller.
- C. In your report, draw the state machines for the implementation of the interface circuits controller.
- D. Model your **input wrapper** and **output wrapper** in SystemVerilog.
- E. Verify your design with a testbench.

# **1.3 QUESTION 3 (2P)**

You are to design an interface circuit for device A with a 64-bit data bus (dataA) that is to write to device B, which receives 8-bit data through an arbitrated 8-bit shared bus (sharedBus). The interface circuit is called **IAB** and communicates with device A by fully responsive two-line handshaking initiated by device A (readyA, when A is to write, and acceptedA when the 64-bit data is received by **IAB**). The interface circuit requests the use of the sharedBus by issuing reqIAB and waits for gntIAB before it can use the bus. When **IAB** has access to the bus, it writes the 64-bit data it received from A in eight 8-bit chunks to device B in a burst. For each write to B, **IAB** communicates with device B by fully responsive two-line handshaking initiated by IAB (readyI, when **IAB** is to write, and acceptedI when the 8-bit data is received by device B).

#### Module pinout

| Name      | Direction | Width | Control/Data | Description             |
|-----------|-----------|-------|--------------|-------------------------|
| clk       | in        | 1     | Control      | Clock signal            |
| rst_n     | in        | 1     | Control      | Asynchronous active low |
|           |           |       |              | reset                   |
| readyA    | in        | 1     | Control      | Input control signal    |
| gntIAB    | in        | 1     | Control      | Input control signal    |
| acceptedI | in        | 1     | Control      | Input control signal    |
| dataA     | in        | 64    | Data         | Input data              |
| dataOut   | out       | 8     | Data         | Output data             |
| acceptedA | out       | 1     | Control      | Output control signal   |
| reqIAB    | out       | 1     | Control      | Output control signal   |
| readyI    | out       | 1     | Control      | Output control signal   |

- A. In your report, draw the block diagram of the complete system, including your circuits' input and output bus, shared bus, and the bus between the two devices and your interface circuit.
- B. In your report, draw the complete datapath of **IAB**, including the components and necessary internal control signals.
- C. In your report, draw a state diagram showing the **IAB** controller's behaviour. In each state, show the control signals that are issued.
- D. In your report, draw wiring between the datapath and controller.
- E. Model the datapath, controller, and the **IAB** interface in SystemVerilog.
- F. Verify your design with a testbench.

## **1.4 QUESTION 4 (2P)**

**Constrained Random Test Generation:** You are to generate constrained random test data for the CPU–Memory interface shown below, which you have previously seen in *Milestones 3 and 4*. In this exercise, the CPU performs **burst transfers** when reading from or writing to memory.

A burst access is a sequence of consecutive transfers. In this scenario, we do bursts without an explicit burst signals. We just handle bursts internally by generating one transaction with burst\_len=N, driving read\_en or write\_en high for N consecutive cycles, and incrementing the address by 4 each cycle.

Define the following constraints to control randomization behavior.

- Burst Length Constraint: Limits the number of data items in a burst to between 2 and 8 transfers.
- Address Alignment Constraint: Ensures the address is word-aligned (4-byte aligned)
- Address Range Partitioning: Assigns different memory regions for read and write operations. Memory region for reading is [32'h0000\_0000:32'h0000\_FFFF] and for writing is [32'h1000 0000:32'h1000 FFFF].
- Operation Probability (Read vs Write): Randomly selects read or write operations with weighted probability:
  - o 80% chance to generate a read
  - 20% chance to generate a write
- Write Enable Constraint: Ensures valid write\_en values only for write transfers. At least one byte must be enabled (non-zero pattern). For read transfers, write\_en must be zero. The 4 bits of write enable (write\_en) are used for the four bytes in the addressed word. Only the 8 values 0000, 1111, 1100, 0011, 1000, 0100, 0010, and 0001 are possible, i.e. no write, write 32 bits, write upper 16 bits, write lower 16, or write a single byte, respectively.



# 1.5 QUESTION 5 (2P)

You are provided with the design and SystemVerilog descriptions of a Moore FSM that detects the sequence 1011. Your task is to write SystemVerilog properties to verify the correct functionality of the sequence detector. Your assertion-based verification should at least include the following properties:

- Whenever the output w is high, the last four input bits equal 1011
- The output w is asserted for only one clock cycle per detection
- $\bullet \quad Every \ property \ you \ write \ must \ include \ a \ reset \ condition \ using \ disable \\ \text{iff(!rst_n)}$

### Hints (Optional):

You may use \$past(signal, n) to refer to the value of a signal n clock cycles ago.

You may use srose(w) if you want to detect the rising edge of w. This is useful for checking properties at the moment w is asserted.

Think of disable iff (!rst n) as "turn off the property while the FSM is in reset."

**Note:** These hints are optional. You are encouraged to implement the properties in any way that correctly verifies the FSM.