**NOVEMBER 1986** 

#### DESCRIPTION

The HYUNDAI HY62C64 is a 65, 536-bit static random access memory organized as 8192 words by 8 bits and operates from a single 5 volt supply. It is built with HYUNDAI's high performance HYCMOS process. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system. bus structures. The HY62C64 is moulded in a standard 28-pin, 600 mil-DIP.

|                                              | HY62C64/L-45 | HY62C64/L-55 | HY62C64/L-70 |
|----------------------------------------------|--------------|--------------|--------------|
| Maximum Access<br>Time (ns)                  | 45           | 55           | 70           |
| Maximum Average<br>Operating Current<br>(mA) | 90           | 90           | 90           |
| Maximum Standby<br>Current (mA)              | 2/0.1        | 2/0.1        | 2/0.1        |

### **BLOCK DIAGRAM**



#### **FEATURES**

- ▲ High-speed—45/55/70ns (Max.)
- ▲ Low Power dissipation
  - -300mW (Typ.) Operating
  - -10µW (Typ.) Standby-HY62C64L
- ▲Single 5V power supply
- ▲ Fully static operation
- ▲ All inputs and outputs directly TTL compatible
- **▲**Three State Outputs
- ▲ Data retention supply voltage: 2.0-5.5V

#### PIN CONNECTIONS

| NC               | 1  | 28     | V <sub>cc</sub>  |
|------------------|----|--------|------------------|
| A <sub>12</sub>  | 2  | 27     | WE               |
| Α,               | 3  | 26     | cs,              |
| A <sub>6</sub>   | 4  | 25     | ☐ A <sub>8</sub> |
| A <sub>5</sub> [ | 5  | <br>24 | A,               |
| A,               | 6  | 23     | A,,              |
| A <sub>3</sub>   | 7  | 22     | OE               |
| A <sub>2</sub>   | 8  | 21     | A <sub>10</sub>  |
| Α, 🗀             | 9  | 20     | CS,              |
| A <sub>0</sub>   | 10 | <br>19 | D,               |
| D <sub>0</sub>   | 11 | 18     | D <sub>6</sub>   |
| D,               | 12 | 17     | D₅               |
| D <sub>2</sub>   | 13 | 16     | □□□₄             |
| GND              | 14 | 15     | D <sub>3</sub>   |
|                  |    |        |                  |

#### **PIN NAMES**

| A <sub>0</sub> -A <sub>12</sub> | ADDRESS           | WE              | WRITE ENABLE    |
|---------------------------------|-------------------|-----------------|-----------------|
| D <sub>0</sub> -D <sub>7</sub>  | DATA INPUT/OUTPUT | ŌĒ              | OUTPUT ENABLE   |
| CS,                             | CHIP SELECT ONE   | CS <sub>2</sub> | CHIP SELECT TWO |
| $v_{cc}$                        | POWER             | GND             | GROUND          |

This documentation is a general product description and is subject to change without notice. Hyundai Semiconductor does not assume any responsibility for use of circuits described. No circuit patent licenses are implied.

#### HY62C64 8192×8-Bit CMOS Static RAM

### ABSOLUTE MAXIMUM RATINGS(1)

| SYMBOL            | PARAMETER                            | RATING       | UNIT |
|-------------------|--------------------------------------|--------------|------|
| V <sub>TERM</sub> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | v    |
| TBIAS             | Temperature Under Bias               | -10 to+125   | °C   |
| T <sub>STG</sub>  | Storage Temperature                  | -40 to+150   | °C   |
| P <sub>T</sub>    | ·                                    |              | W    |
| I <sub>our</sub>  | DC Output Current                    | 20           | mA   |

# RECOMMENDED DC OPERATING CONDITIONS

 $(T_A=0^{\circ}C \text{ to}+70^{\circ}C)$ 

| SYMBOL          | PARAMETER          | MIN. | TYP. | MAX. | UNIT |
|-----------------|--------------------|------|------|------|------|
| V <sub>cc</sub> | Supply Voltage     | 4.5  | 5.0  | 5.5  | V    |
| GND             | Supply Voltage     | 0    | 0    | O    | V    |
| V <sub>IH</sub> | Input High Voltage | 2.2  | 3.5  | 6.0  | V    |
| VIL             | Input Low Voltage  | -0.5 | 0    | 0.8  | V    |

#### NOTES:

#### TRUTH TABLE

| MODE            | WE | CS, | CS <sub>2</sub> | ŌĒ | I/O OPERATION    | V <sub>cc</sub> CURRENT             | NOTE            |
|-----------------|----|-----|-----------------|----|------------------|-------------------------------------|-----------------|
| Not Selected    | Х  | Н   | Х               | X  | High-Z           | I <sub>SB</sub> , I <sub>SB1</sub>  | ·               |
| (Power Down)    | Х  | Х   | L               | х  | High-Z           | $I_{SB}$ , $I_{SB2}$                |                 |
| Output Disabled | Н  | Ŀ   | Н               | Н  | High-Z           | I <sub>cc</sub> , I <sub>cc</sub>   |                 |
| Read            | Н  | · L | Н               | L  | D <sub>OUT</sub> | I <sub>cc</sub> , I <sub>cci</sub>  | _               |
| Write           | L  | L   | Н               | Н  | D <sub>IN</sub>  | I <sub>cc</sub> , I <sub>cc</sub>   | Write Cycle (1) |
| Wille           | L. | L   | Н               | L  | D <sub>IN</sub>  | I <sub>cc</sub> , I <sub>cc</sub> , | Write Cycle (2) |

#### CAPACITANCE(1)

 $(T_A = 25^{\circ}C, f = 1.0MHz)$ 

| SYMBOL           | PARAMETER                   | CONDITIONS            | MAX. | UNIT |
|------------------|-----------------------------|-----------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance           | $V_{IN} = 0V$         | - 6  | pF   |
| C <sub>I/O</sub> | Input/Output<br>Capacitance | V <sub>I/O</sub> = 0V | 8    | рF   |

<sup>1.</sup> This parameter is sampled and not 100% tested.

#### AC TEST CONDITIONS

| Input Pulse Levels                    | 0V to 3.0V                                                    |
|---------------------------------------|---------------------------------------------------------------|
| Input Rise and Fall Times             | 5ns                                                           |
| Input and Output                      | 1.5V                                                          |
| Timing Reference Level<br>Output Load | 1 TTL Gate and C <sub>L</sub> =30pF (including scope and jig) |

### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = 5V \pm 10\%, T_A = 0^{\circ}C \text{ to} + 70^{\circ}C)$ 

| SYMBOL                          | PARAMETER                      | TEST CONDITIONS                                                                                                                               |                      | MIN. | TYP <sup>(1)</sup> | MAX. | UNIT     |
|---------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|--------------------|------|----------|
| I <sub>ti</sub>                 | Input Leakage Current          | V <sub>IN</sub> =GND to V <sub>CC</sub>                                                                                                       |                      |      | -                  | 2    | μΑ       |
| I <sub>LO</sub>                 | Output Leakage Current         | $\overline{\text{CS}}_1 = V_{1H} \text{ or } \text{CS}_2 = V_{1L} \text{ or } \overline{\text{OE}} = V_{1H}, V_{1/O} = \text{GND to } V_{CC}$ |                      |      |                    | 2    | μΑ       |
| I <sub>cc</sub>                 | Operating Power Supply Current | $\overline{\text{CS}}_1 = V_{\text{IL}}, \ \text{CS}_2 = V_{\text{IH}}, \ I_{1/O} = 0 \text{mA}$                                              |                      |      | 50                 | 90   | mA       |
| I <sub>cc1</sub>                | Average Operating Current      | Min. Duty Cycle=100%, $\overline{CS}_1 = V_{1L}$ , $CS_2 = V_{1H}$                                                                            |                      |      | 60                 | 90   | mA       |
| I <sub>SB</sub>                 |                                | $\overline{\text{CS}}_1 = V_{1H} \text{ or } \text{CS}_2 = V_{1L}, I_{1/O} = 0 \text{mA}$                                                     |                      | -    | 5                  | 15   | mA       |
| I <sub>SB1</sub> <sup>[2]</sup> | Standby Power Supply Current   | $\overline{\text{CS}}_1 \ge V_{\text{CC}} - 0.2 V_i V_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{Vor } V_{\text{IN}} \le 0.2 \text{V}$         | HY62C64,             |      | 0.02               | 2    | mA_      |
|                                 |                                | haran tanah arang baran dari dari dari dari dari dari dari dari                                                                               | HY62C64 L<br>HY62C64 |      | 0.02               | 100  | μA<br>mA |
| I <sub>SB2</sub> (2)            |                                | $CS_2 \le 0.2V, V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$                                                                         | HY62C64 L            |      | 2                  | 100  | μA       |
| V <sub>or</sub>                 | Output Voltage                 | I <sub>OL</sub> =2.1mA                                                                                                                        |                      |      | -                  | 0.4  | V        |
| V <sub>OH</sub>                 |                                | I <sub>OH</sub> = -1.0mA                                                                                                                      |                      | 2.4  | _                  |      | V        |

<sup>1.</sup> Typical limits are at  $V_{cc}$ =5.0V,  $T_A$ =25°C and specified loading 2.  $V_{IL}$  min=-

HYUNDAI SEMICONDUCTOR 2

<sup>1.</sup> Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## AC ELECTRICAL CHARACTERISTICS

 $(V_{CC}=5V\pm10\%, T_A=0^{\circ}C \text{ to+70°C})$ 

### READ CYCLE

| CVMDOL            |                                      |                 | HY62C64/L-45 |          | HY62C64/L-55 |               | HY62C64/L-70 |             |      |
|-------------------|--------------------------------------|-----------------|--------------|----------|--------------|---------------|--------------|-------------|------|
| SYMBOL            | PARAMETER                            |                 | MIN.         | MAX.     | MIN.         | MAX.          | MIN.         | MAX.        | UNIT |
| t <sub>RC</sub>   | Read Cycle Time                      |                 | 45           | -        | 55           | _             | 70           | _           | ns   |
| t <sub>AA</sub>   | Address Access Time                  |                 |              | 45       | _            | 55            | _            | 70          | ns   |
| t <sub>ACS1</sub> | Chip Select Access Time              | CS <sub>1</sub> |              | 45       | _            | 55            | _            | 70          | ns   |
| t <sub>ACS2</sub> | Omp detect racess time               |                 |              | 45       | _            | . 55          |              | 70          | ns   |
| t <sub>OE</sub>   | Output Enable to Output Valid        |                 | . –          | 30       | _            | 35            | _            | 50          | ns   |
| t <sub>CLZ1</sub> | Chip Selection to Output in Low-Z    | CS <sub>1</sub> | 5            | _        | 5            | _             | 5            | <del></del> | ns   |
| t <sub>CLZ2</sub> |                                      | CS <sub>2</sub> | 5            | _        | 5            | · —           | 5            | _           | ns   |
| t <sub>OLZ</sub>  | Output Enable to Output in Low-Z     | 239             | 5            |          | 5            | -             | 5            | · -         | ns.  |
| t <sub>CHZ1</sub> | Chip Deselection to Output in High-Z | CS,             | 0            | 25       | 0            | 30            | 0            | 35          | ns   |
| t <sub>CHZ2</sub> |                                      | CS <sub>2</sub> | 0            | 25       | 0            | 30            | 0            | 35          | ns   |
| t <sub>onz</sub>  | Output Disable to Output in High-Z   |                 | 0            | 25       | 0            | 30            | 0            | 35          | ns   |
| t <sub>OH</sub>   | Output Hold from Address Change      |                 | 5            | <u> </u> | 5            | .: - <u> </u> | 5            | -           | ns   |

#### WRITE CYCLE

| SYMBOL           | PARAMETER                         | HY62C | HY62C64/L-45 |      | HY62C64/L-55      |      | HY62C64/L-70  |      |
|------------------|-----------------------------------|-------|--------------|------|-------------------|------|---------------|------|
| SIMBOL           | PARAMETER                         | MIN.  | MAX.         | MIN. | MAX.              | MIN. | MAX.          | UNIT |
| t <sub>wc</sub>  | Write Cycle Time                  | 45    | _            | 55   | _                 | 70   | _             | ns   |
| t <sub>cw</sub>  | Chip Selection to End of Write    | 35    | _            | 40   | _                 | 45   | _             | ns   |
| t <sub>AS</sub>  | Address Setup Time                | 5     | :            | 5    | -                 | 5    | _             | ns   |
| t <sub>AW</sub>  | Address Valid to End of Write     | 40    | _            | 50   | - 1 <del></del> . | 65   | <del>-</del>  | ns   |
| t <sub>wp</sub>  | Write Pulse Width                 | 35    | -            | 40   | _                 | 45   | -             | ns   |
| t <sub>WR1</sub> | Write Recovery Time               | 5     | _            | 5    | -                 | 5    | _             | ns   |
| t <sub>WR2</sub> | Write Recovery Time               | 5     | -            | 10   | _                 | 10   | _             | ns   |
| t <sub>WHZ</sub> | Write to Output in High-Z         | 0     | 20           | 0    | 25                | 0    | 30            | ns   |
| t <sub>DW</sub>  | Data to Write Time Overlap        | 20    | -            | 25   |                   | 30   | _             | ns   |
| t <sub>DH</sub>  | Data Hold from Write Time         | 5     | _            | 5    | _                 | 5    | -             | ns   |
| t <sub>OHZ</sub> | Output Enable to Output in High-Z | 0     | 25           | . 0  | 25                | 0    | 25            | ns   |
| tow              | Output Active from End of Write   | 5     | _            | 5    |                   | 5    | · <del></del> | ns   |

NOTES: t<sub>CHZ</sub>, t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.





### **READ CYCLE 2**(1,3,4,6)

4675088 HYUNDAI ELECTRONICS



#### **READ CYCLE 3**(1,4,7)



### READ CYCLE 4<sup>(1)</sup>



- NOTES:
  1. WE is high for READ cycle.

- WE is nightfor READ cycle.
   Device is continuously selected \$\overline{CS}\_1 = V\_{1L}\$ and \$CS\_2 = V\_{1H}\$.
   Address valid prior to or coincident with \$\overline{CS}\_1\$ transition low.
   \$\overline{OE} = V\_{1L}\$.
   Transition is measured ±500mV from steady state. This parameter is sampled and not 100% tested.
- 6. CS<sub>2</sub> is high. 7. CS<sub>1</sub> is low.

# TIMING DIAGRAM (CONT'D)

WRITE CYCLE 1(1)



#### HY62C64 8192×8-Bit CMOS Static RAM

#### WRITE CYCLE 2(1,6)



#### NOTES:

1. WE must be high during address transitions.

 WE must be high during address transitions.
 A write occurs during the overlap (t<sub>wp</sub>) of a low CS<sub>1</sub>, a high CS<sub>2</sub> and a low WE.
 t<sub>wa</sub> is measured from the earlier of CS<sub>1</sub> or WE going high or CS<sub>2</sub> going low to the end of write cycle.
 During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
 If the CS<sub>1</sub> low transition or the CS<sub>2</sub> high transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state.
 OE is continuously low (OE=V<sub>IL</sub>).
 D<sub>OUT</sub> is the same phase of write data of this write cycle.
 D<sub>OUT</sub> is the read data of next address.
 If CS<sub>1</sub> is low and CS<sub>2</sub> is high during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. not be applied to them.

10. Transition is measured ±500mV from steady state. This parameter is sampled and not 100% tested.

11. t<sub>cw</sub> is measured from the later of CS<sub>1</sub> going low or CS<sub>2</sub> going high to the end of write.

# DATA RETENTION CHARACTERISTICS

 $(T_A = 0 \degree C \text{ to} + 70 \degree C)$ 

| SYMBOL ·           | PARAMETER                               | TEST CONDITIONS                                                                                                                                        | MIN.                           | TYP,(1) | MAX. | UNIT |
|--------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------|------|------|
| V <sub>DR1</sub>   | V <sub>CC</sub> for Data Retention      | $\overline{\text{CS}}_1 \ge V_{\text{CC}} - 0.2 \text{V}, \ V_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{V} \text{ or } V_{\text{IN}} \le 0.2 \text{V}$ | 2.0                            | -       | _    | V    |
| $V_{DR2}$          | , , , , , , , , , , , , , , , , , , , , | $CS_2 \le 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$                                                                                      | 2.0                            | -       | _    | , V  |
| I <sub>CCDR1</sub> | Data Retention Current                  | $\overline{CS_1} \ge V_{CC} - 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2$                                                                | _                              | 2       | 50   | μА   |
| I <sub>CCDR2</sub> |                                         | $CS_2 \le 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$                                                                                      |                                | 2       | 50   | μA   |
| t <sub>CDR</sub>   | Chip Deselect to Data Retention Time    | See Retention Diagram                                                                                                                                  | 0                              | _       | _    | ns   |
| t <sub>R</sub>     | Operation Recovery Time                 |                                                                                                                                                        | t <sub>RC</sub> <sup>[2]</sup> |         | -    | ns   |

#### NOTES:

- 1.  $V_{CC} = 2V$ ,  $T_A = +25$ °C
- 2. t<sub>RC</sub>=Read Cycle Time

# LOW VCC DATA RETENTION DIAGRAM 1 (CS1 Controlled)



# Low V<sub>CC</sub> DATA RETENTION DIAGRAM 2 (CS<sub>2</sub> Controlled)



DΕ

HYUNDAI ELECTRONICS 83

4675088 0000124 1



#### PACKAGE OUTLINE



### ORDERING INFORMATION

