THIS IS A FLAT SCHEMATIC, NOT A HIERARCHICAL ONE. NETS USE "OFFPAGE CONNECTOR" SYMBOLS TO GO FROM PAGE TO PAGE. ON ANY PAGE, THE NUMBER OF THE CONNECTING PAGE(S) IS SHOWN IN A SMALL NUMBER BELOW THE SIGNAL NAME.

THE SCHEMATIC IS DIVIDED INTO SECTIONS OF RELATED FUNCTIONALITY. THE SECTIONS ARE:

- 1: NOTES AND BLOCK DIAGRAMS
  2: OFF-BOARD SIGNALS (SM AND FRONT PANEL), GLOBAL CLOCKING
- 3: POWER SOURCES AND CONTROLS
- 4: I2C CONTROLS
- 5: FPGA#1 POWER AND SIGNAL (NON-MGT) 6: FPGA#2 POWER AND SIGNAL (NON-MGT)
- 7: FPGA#1 GTY TRANSCEIVERS (MOSTLY FIREFLY)
- 8: FPGA#2 GTY TRANSCEIVERS (MOSTLY FIREFLY)
- 9: BETWEEN-FPGA GTY TRANSCEIVERS

These are some general signal naming conventions:

- 1) Signals connected to the FPGAs contain either "F1" or "F2".
- 2) Signals connected to the Service Module contain "SM".
- 3) Signals connected to the Front Panel contain "FP".
- 4) Signal names starting with "PG" are "Power Good" signals from power modules.
- 5) Signal names starting with "EN" are "Enable" signals to turn on power modules.
- 6) GTY reference clock names indicate FPGA followed by side (F1L, F1R, F2L, F2R), then the reference clock (R0 or R1), finishing with the sequence order (1 thru 7).
- 7) Power source names start with "V\_", then the voltage with the letter "V" as a decimal point. (V 3V3 is a 3.3 volt source)
- 8) The MCU I/Os are 3.3 volt and the FPGA I/Os are 1.8 volt. Level shifters are used for the conversion. Signal names on the FPGA side are prefaced with "lov" (low voltage) and signals on the MCU side are prefaced with "hiv" (high voltage).

TO DO:

| AP(        | OLLO CM W/ DUAL A2577, N | /K1      |
|------------|--------------------------|----------|
| Title<br>1 | I.01: NOTES              |          |
| Size       | Document Number 6089-119 | Rev<br>B |

## 1.02: BLOCK DIAGRAM

Cornell Apollo CMv2



- Each FPGA can directly access up to 52 FireFly channels on the left guads (120-134). The 3 12-lane FireFly transmitters can be powered by 3.8V or 3.3V.
- 52 GTY links are provided between the FPGA sites on the right quads (220-234). These are AC-coupled for Dual-FPGA builds. They are DC-coupled for Single-FPGA builds that use a jumper module on the secondary site. This can provide the primary FPGA with up to 104 FireFly links.
- Other I/O:
  - 2 GTY links for chip-to-chip (or PCI) from each FPGA to the Zynq on the SM (Service Module).
  - 1 GTY link for TCDS from each FPGA to the SM
  - 3 GTY links for various TCDS support modes (Zyng endpoint, FPGA#1 endpoint, between FPGAs in same/different TCDS quad)
  - 6 LVDS pairs between the FPGA sites.
  - 5 LVDS pairs plus 2 single-ended wires from each FPGA site to front panel HDMI-style connectors. For diagnostics or unforeseen I/O needs.
  - 4 LVDS pairs plus 2 single-ended wires from each FPGA site to a 20-pin 1-mm pitch header on the bottom side of the board.
- The MCU and the FPGAs have independent JTAG chains. The FPGA JTAG chain can be accessed from the SM or from the front panel. The MCU JTAG only has front panel access. The MCU code can be changed from an SM serial port. Rev 38, 25 Jan 2022

APOLLO CM W/ DUAL A2577, MK1 1.02: BLOCK DIAGRAM Rev B 6089-119









1.07: SIX 10X20 INTERPOSERS

## Apollo CM Dual A2577: Six Off-the-shelf Interposer connections

This diagram shows interposer locations and available quads when 6 10x20 interposers are used to connect the jumper board.

Only quads numbered in black will be routed on the initial version. Quads numbered in red, while accessible to the interposers, will not be routed on the jumper board because they are not used for FireFly connections in this design.



The blue arrows show that the jumper board connects FPGA#2 site signals from the quad 126 pins to the quad 226 pins. The signals are routed on the main PCB to connect to the quad 230 pins on FPGA#1.



Rev 38, 25 Jan 2022

APOLLO CM W/ DUAL A2577, MK1

1.07: SIX 10X20 INTERPOSERS

6089-119

7 of 84



### 1.09: ON-BOARD OSCILLATOR CLOCKS

## Apollo CM Dual A2577: Utility Clock / Reference Clock 0 (R0) Distribution



THE OPTIONAL FRONT PANEL CONNECTOR. THE LHC CLOCK WOULD BE USED FOR

SYSTEM-WIDE SYNCHRONOUS COMMUNICATION





Rev 38, 25 Jan 2022

APOLLO CM W/ DUAL A2577, MK1

1.09: ON-BOARD OSCILLATOR CLOCKS

6089-119
Tuesday, January 25, 2022 Sheet 9 of 8

12

Rev B





## 1.12: MCU I/O AND INTERNALS

# Apollo CM Dual A2577: MCU Connections and Internal Resources





THE SIGNALS THAT START WITH "MGT" ARE HIGH SPEED DIFFERENTIAL PAIRS CONNECTED TO GIGABIT TRANSCEIVERS. THEY ARE INTENDED FOR EITHER PCIE OR AXI-C2C. AC COUPLING CAPACITORS ARE ASSUMED

# FPGA#1 AND BACKPLANE CLOCK SIGNALS





### 2.02: SM HIGH SPEED CONNECTORS

## FPGA#2 SIGNALS



THE TCDS SIGNALS ON HIGH SPEED CONNECTOR #2 ARE LABELED "MIXED" BECAUSE THEY CAN EITHER BE REGULAR TCDS SIGNALS WHEN THE SM IS THE TCDS ENDPOINT, OR THEY CAN BE REPEATED TCDS SIGNALS WHEN FPGA#1 IS THE TCDS ENDPOINT.

APOLLO CM W/ DUAL A2577, MK1

Title

2.02: SM HIGH SPEED CONNECTORS

Size | Document Number | Rev | B





















2.13: C2C\_AND\_TCDS\_QUADS THE CROSS-CONNECT SIGNALS ON GTY CHANNEL 3 ARE USED TO TRANSFER TCDS DATA FROM THE FPGA#1 MASTER TO THE FPGA#2 SLAVE. THEY ARE NOT USED WHEN THE GTY QUAD 120 ac\_pF1L\_R0\_AB ac\_nF1R\_R0\_L ZYNQ ON THE SM IS THE TCDS ENDPOINT. MGTREFCLK0P\_120 MGTREFCLK0N\_120 ac\_nF1L\_R0\_AB ac pF1R R1 L >> THE CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET. GTY QUAD 220 MGTREFCLK1P\_120 MGTREFCLK1N\_120 ac\_nF1R\_R1\_L **>>** ac\_nF1L\_R1\_AB FPGA#1 BD13 BD12 MGTREFCLK0P\_220 MGTREFCLK0N\_220 pMGT\_SM\_TO\_F1\_1 >> BC11 MGTREFCLK1P\_220 MGTREFCLK1N\_220 THE "AB" QUADS ARE DEDICATED TO TCDS pCON1\_TCDS\_IN >>> MGTYRXP0\_120 MGTYRXN0 120 nMGT\_SM\_TO\_F1\_1 BG33 SIGNALS. THE "L" QUADS CONTAIN BOTH nCON1 TCDS IN >> FPGA#1 TCDS AND C2C FUNCTIONS. TCDS AND C2C pCON1\_TCDS\_OUT >> MGTYTXP0\_120 MGTYTXN0\_120 pMGT\_F1\_TO\_SM\_1 > NETS COME FROM THE SERVICE BOARD HIGH nCON1\_TCDS\_OUT >>nMGT\_F1\_TO\_SM\_1 >> BF35 MGTYRXP1\_120 MGTYRXN1\_120 BG20 BG19 MGTYRXP0\_220 MGTYRXN0\_220 SPEED CONNECTORS pMGT\_SM\_TO\_F1\_2 >> MGTYTXP1\_120 MGTYTXN1\_120 BH12 MGTYTXP0\_220 MGTYTXN0\_220 pTCDS\_FROM\_ZYNQ\_A nTCDS\_FROM\_ZYNQ\_A BF18 MGTYRXP1\_220 MGTYRXN1\_220 BJ32 BJ33 MGTYRXP2\_120 MGTYRXN2\_120 pMGT\_F1\_TO\_SM\_2 >> pTCDS\_TO\_ZYNQ\_A BF13 BF12 MGTYTXP1\_220 MGTYTXN1\_220 MGTYTXP2 120 nMGT\_F1\_TO\_SM\_2 >> BJ38 BJ20 BJ19 MGTYRXP2\_220 MGTYRXN2\_220 MGTYRXP3\_120 MGTYRXN3 120 BJ15 BJ14 MGTYTXP2\_220 MGTYTXN2\_220 MGTYTXP3\_120 MGTYTXN3\_120 pF1\_TCDS\_CROSS\_RECV\_B nF1\_TCDS\_CROSS\_RECV\_B C237 BH18 BH17 MGTYRXP3\_220 MGTYRXN3\_220 0.1 UI 0.1 UF 0402 FPGA\_VU13P\_A2577 pF1\_TCDS\_CROSS\_XMIT\_E nF1\_TCDS\_CROSS\_XMIT\_E BG15 BG14 MGTYTXP3\_220 MGTYTXN3\_220 FPGA\_VU13P\_A2577 0.1 UF 0402 C241 0.1 UF 0402 0.1 UF 0402 0.1 UF 0402 GTY QUAD 120 pCON2\_TCDS\_MIXED\_IN >>-MGTREFCLK0P\_120 MGTREFCLK0N 120 ac nF2L R0 AB nCON2\_TCDS\_MIXED\_IN >> FPGA#2 CAP\_JUMPER\_DP3T ac\_pF2R\_R1\_L GTY QUAD 220 ac\_nF2R\_R1\_L *>>>* MGTREFCLK0P\_220 MGTREFCLK0N\_220 pCON2\_TCDS\_OUT nCON2\_TCDS\_OUT pMGT\_SM\_TO\_F2\_1 >> BC11 MGTREFCLK1P\_220 MGTREFCLK1N\_220 pCON2\_TCDS\_MIXED\_OUT >>-MGTYRXP1\_120 MGTYRXN1\_120 nCON2\_TCDS\_MIXED\_OUT >> FPGA#2 MGTYTXP1\_120 MGTYTXN1\_120 pMGT\_F2\_TO\_SM\_1 ≫ nMGT\_F2\_TO\_SM\_1 >> BJ32 BJ33 MGTYRXP2\_120 MGTYRXN2\_120 BG19 MGTYRXP0\_220 MGTYRXN0\_220 CAP\_JUMPER\_DP3T BH13 MGTYTXP0\_220 MGTYTXN0\_220 MGTYTXP2\_120 MGTYTXN2\_120 BF18 MGTYRXP1\_220 MGTYRXN1\_220 MGTYRXP3\_120 MGTYRXN3 120 pMGT\_F2\_TO\_SM\_2 >> MGTYTXP3\_120 MGTYTXN3 120 nMGT\_F2\_TO\_SM\_2 >> BF12 MGTYTXP1\_220 MGTYTXN1 220 BJ20 BJ19 MGTYRXP2\_220 MGTYRXN2\_220 THESE ARE NOT MECHANICAL SWITCHES. THEY ARE A COLLECTION OF PADS THAT ALLOW JUMPERS TO ROUTE SIGNALS IN THE DESIRED DIRECTION. FPGA\_VU13P\_A2577 BJ15 MGTYTXP2\_220 MGTYTXN2\_220 THE JUMPERS CAN EITHER BE ZERO-OHM RESISTORS OR 0.1 UF COUPLING CAPACITORS. THE CHOICE DEPENDS ON WHAT IS INSTALLED IN THE PATH ON THE SM. pF2\_TCDS\_CROSS\_RECV\_B nF2\_TCDS\_CROSS\_RECV\_B BH18 MGTYRXP3\_220 MGTYRXN3 220 pF2\_TCDS\_CROSS\_XMIT\_B nF2\_TCDS\_CROSS\_XMIT\_B BG15 BG14 MGTYTXP3\_220 MGTYTXN3\_220 THE "SWITCHES" ARE SHOWN IN THE "DOWN" POSITION. IN THE "UP" POSITION, FPGA#1 IS THE TCDS ENDPOINT. THE ATCA BACKPLANE SIGNALS AND THE LOCALLY REPEATED TCDS SIGNALS ARE ALL LOCATED IN THE SAME GTY QUAD (120). "TTC" DATA IS RECEIVED BY FPGA#1 USING THE "CON1\_TCDS\_IN" CONNECTION ON CHANNEL 0. "TTC-TYPE" DATA IS SENT TO FPGA#2 USING THE "TCDS\_CROSS\_XMIT\_A" CONNECTION ON CHANNEL 3. "TTC-TYPE" DATA IS SENT TO THE ZYNQ ON THE SM USING THE "TCDS\_TO\_ZYNQ\_A" CONNECTION ON CHANNEL 2. FPGA\_VU13P\_A2577 "TTS-TYPE" RESPONSE DATA FROM FPGA#2 IS RECEIVED ON THE "TCDS\_CROSS\_RECV\_A" CONNECTION ON CHANNEL 3. "TTS-TYPE" RESPONSE DATA FROM THE SM COMES IN ON THE "TCDS\_FROM\_ZYNQ\_A" CONNECTION ON CHANNEL 2 FPGA#1 MERGES THE "TTS" RESPONSE DATA FROM THE SM AND FPGA#2, AND SENDS IT TO THE ATCA BACKPLANE USING THE "CON1\_TCDS\_OUT" CONNECTION ON CHANNEL 0. IN THE "MIDDLE" POSITION, THE SM IS THE TCDS ENDPOINT. EACH FPGA HAS ITS OWN CONNECTION TO THE SM. NO CROSS CONNECTIONS BETWEEN THE TWO FPGAS ARE USED "TTC-TYPE" DATA IS RECEIVED BY FPGA#1 USING THE "CON1\_TCDS\_IN" CONNECTION ON CHANNEL 0. "TTC-TYPE" DATA IS RECEIVED BY FPGA#2 USING THE "CON2\_TCDS\_MIXED\_IN / CON2\_TCDS\_IN" CONNECTION ON CHANNEL 0 "TTS-TYPE" RESPONSE DATA FROM FPGA#1 IS SENT TO THE SM USING THE "CON1\_TCDS\_OUT" CONNECTION ON CHANNEL 0. "TTS-TYPE" RESPONSE DATA FROM FPGA#2 IS SENT TO THE SM USING THE "CON2\_TCDS\_OUT" CONN2\_TCDS\_MIXED\_OUT" CONNECTION ON CHANNEL 0. THE SM MERGES THE "TTS" RESPONSE DATA FROM THE TWO FPGAS. IN THE "DOWN" POSITION, FPGA#1 IS THE TCDS ENDPOINT. THE ATCA BACKPLANE SIGNALS ARE CONNECTED TO GTY QUAD 120. RELAYING THE
"TTC-TYPE" DATA TO FPGA#2 AND THE SM IS DONE IN A DIFFERENT GTY QUAD, QUAD 220. THE "TTS-TYPE" RESPONSE DATA FROM FPGA#2 AND THE SM IS RECEIVED IN QUAD 220.
IT IS COMBINED WITH "TTS-TYPE" DATA FROM FPGA#1 AND SENT TO THE ATCA BACKPLANE FROM QUAD 120. APOLLO CM W/ DUAL A2577, MK1 "TTC" DATA IS RECEIVED BY FPGA#1 USING THE "CON1\_TCDS\_IN" CONNECTION ON CHANNEL 0.
"TTC-TYPE" DATA IS SENT TO FPGA#2 USING THE "TCDS\_CROSS\_XMIT\_B" CONNECTION ON CHANNEL 3 OF QUAD 220.
"TTC-TYPE" DATA IS SENT TO THE ZYNQ ON THE SM USING THE "TCDS\_TO\_ZYNQ\_B" CONNECTION ON CHANNEL 2 OF QUAD 220. 2.13: C2C AND TCDS QUADS "TTS-TYPE" RESPONSE DATA FROM FPGA#2 IS RECEIVED ON THE "TCDS\_CROSS\_RECV\_B" CONNECTION ON CHANNEL 3 OF QUAD 220. "TTS-TYPE" RESPONSE DATA FROM THE SM COMES IN ON THE "TCDS\_FROM\_ZYNQ\_B" CONNECTION ON CHANNEL 2 OF QUAD 220. FPGA#1 MERGES THE "TTS" RESPONSE DATA FROM THE SM AND FPGA#2, AND SENDS IT TO THE ATCA BACKPLANE USING THE "CON1\_TCDS\_OUT" CONNECTION ON CHANNEL 0 OF QUAD 120. 6089-119 В



### **GENERAL NOTES:**

V M3V3 IS THE "MANAGEMENT" POWER. IT PROVIDES POWER TO THE POWER SOADENCING CIRCUIT. IT IS ALWAYS ON WHEN +12V IS SUPPLIED TO THE BOARD.

UNLESS NOTED, PLACE ALL OF THE CAPACITORS ON THIS SHEET NEAR THE ASSOCIATED REGULATOR

#### NOTES:

- NOTE 1 THIS DEVICE DOES NOT REQUIRE ANY EXTERNAL INPUT CAPACITORS.
- NOTE 2 THIS DEVICE DOES NOT REQUIRE ANY EXTERNAL OUTPUT CAPACITORS.

NOTE 3 UNDERVOLTAGE LOCKOUT RESISTOR
R = 14.81 \* (6.81 / ((6.81\*Ven) - 18.16))
A 4.7K RESISTOR GIVES 5.8 VOLTS MINIMUM TURNON VOLTAGE

NOTE 4 OUTPUT SETPOINT RESISTOR

R = 1.182 / (VOUT - 0.591)FOR 3.3 VOLTS, R = 436 OHMS (IF R=432 THEN V=3.327)

NOTE 5 THE CURRENT SENSE RESISTOR IS A 4-WIRE DEVICE. A RESISTANCE OF 5 MILLIOHMS AND A CURRENT OF 5 AMPS WILL PRODUCE A VOLTAGE OF 25 MILLIVOLTS.

THE LD006C REGULATOR IS RATED FOR 6 AMPS. IF MORE THAN 5 AMPS IS REQUIRED, THE SENSE RESISTOR WILL NEED TO BE LESS THAN 5 MILLIOHMS.

| APC                         | APOLLO CM W/ DUAL A2577, MK1 |       |    |    |    |     |  |  |
|-----------------------------|------------------------------|-------|----|----|----|-----|--|--|
| Title                       |                              |       |    |    |    |     |  |  |
| 3.01: POWER MANAGEMENT M3V3 |                              |       |    |    |    |     |  |  |
| Size                        | Document Number              |       |    |    |    | Rev |  |  |
|                             | 6089-119                     |       |    |    |    | В   |  |  |
| Date:                       | Wednesday, January 05, 2022  | Sheet | 26 | of | 84 |     |  |  |





































5.06 FPGA#1 I/O SLR0 THESE BANKS ARE NUMBERED THE SAME IN THE VU13P AND VU9P, AND THE PIN NUMBERS ARE THE SAME. THEY ARE IN SLR#0 FOR THE VU13P AND SLR#0 FOR THE VU9P. SITE VU13P BANK BANK 61 61 62 63 Ε 62 63 VCCO\_63 AU33 VCCO\_63 AW37 VCCO\_63 BC35 VCCO\_63 BC35 VCCO\_63 BC35 VCCO\_63 CCCO\_63 CCCC\_63 CCCC\_63 CCC\_63 AV30 BA31 BB28 BE29 BF26 BH30 BJ27 BC36 IO\_L10N\_T1U\_N7\_QBC\_AD4N\_63 IO L10N T1U N7 QBC AD4N 61 IO L10N T1U N7 QBC AD4N 62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 BE21 BH26 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_62 BB36 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_63 IO L10P T1U N6 QBC AD4P 61 BF22 IO\_L11N\_T1U\_N9\_GC\_61 BF28 IO\_L11N\_T1U\_N9\_GC\_62 BB35 IO\_L11N\_T1U\_N9\_GC\_63 BE22 IO\_L11P\_T1U\_N8\_GC\_61 BF27 IO\_L11P\_T1U\_N8\_GC\_62 BA35 IO\_L11P\_T1U\_N8\_GC\_63 VREF\_62 AV28 BB34 IO\_L12N\_T1U\_N11\_GC\_63 BE23 IO\_L12N\_T1U\_N11\_GC\_61 AV23 OMIT "VREF" AND "VRP" RESISTORS BE27 IO\_L12N\_T1U\_N11\_GC\_62 R377 1K 0402 VREF 63 BD23 IO\_L12P\_T1U\_N10\_GC\_61 BE26 IO L12P\_T1U\_N10\_GC\_62 BA34 IO\_L12P\_T1U\_N10\_GC\_63 OMIT "VRFF" AND "VRP" RESISTORS ON UNUSED I/O BANKS. BD24 IO\_L13N\_T2L\_N1\_GC\_QBC\_61 BD29 IO\_L13N\_T2L\_N1\_GC\_QBC\_62 AW36 IO\_L13N\_T2L\_N1\_GC\_QBC\_63 AW35 IO\_L13P\_T2L\_N0\_GC\_QBC\_63 BD25 IO\_L13P\_T2L\_N0\_GC\_QBC\_61 BC28 IO\_L13P\_T2L\_N0\_GC\_QBC\_62 BC23 IO\_L14N\_T2L\_N3\_GC\_61 AY36 IO\_L14N\_T2L\_N3\_GC\_63 BE28 IO\_L14N\_T2L\_N3\_GC\_62 nF1\_TEST\_CONN\_0 >> BC24 IO\_L14P\_T2L\_N2\_GC\_61 BD28 IO\_L14P\_T2L\_N2\_GC\_62 AY35 IO\_L14P\_T2L\_N2\_GC\_63 pF1\_TEST\_CONN\_0 >> BB25 IO\_L15N\_T2L\_N5\_AD11N\_61 BE30 IO\_L15N\_T2L\_N5\_AD11N\_62 AV37 IO\_L15N\_T2L\_N5\_AD11N\_63 BD30 IO\_L15P\_T2L\_N4\_AD11P\_62 AV36 IO\_L15P\_T2L\_N4\_AD11P\_63 BC27 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_62 AV33 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_63 BD26 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_61 BC26 IO L16P\_T2U\_N6\_QBC\_AD3P\_61 BB27 IO\_L16P\_T2U\_N6\_QBC\_AD3P\_62 AV32 IO\_L16P\_T2U\_N6\_QBC\_AD3P\_63 BA24 IO\_L17N\_T2U\_N9\_AD10N\_61 BC31 IO\_L17N\_T2U\_N9\_AD10N\_62 AW34 IO\_L17N\_T2U\_N9\_AD10N\_63 BA25 IO\_L17P\_T2U\_N8\_AD10P\_61 BB31 IO\_L17P\_T2U\_N8\_AD10P\_62 AW33 IO\_L17P\_T2U\_N8\_AD10P\_63 BC22 BC29 IO\_L18N\_T2U\_N11\_AD2N\_62 AV34 IO\_L18N\_T2U\_N11\_AD2N\_63 IO\_L18N\_T2U\_N11\_AD2N\_61 BB22 IO\_L18P\_T2U\_N10\_AD2P\_61 BB29 IO\_L18P\_T2U\_N10\_AD2P\_62 AU34 IO\_L18P\_T2U\_N10\_AD2P\_63 AW24 IO\_L19N\_T3L\_N1\_DBC\_AD9N\_61 BA29 IO\_L19N\_T3L\_N1\_DBC\_AD9N\_62 AU37 IO\_L19N\_T3L\_N1\_DBC\_AD9N\_63 pF1\_TEST\_CONN\_5 >> AW25 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_61 BA28 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_62 AU36 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_63 nF1\_TEST\_CONN\_6 >> BE32 IO\_L1N\_T0L\_N1\_DBC\_63 BL23 IO\_L1N\_T0L\_N1\_DBC\_61 BJ28 IO\_L1N\_T0L\_N1\_DBC\_62 BH28 IO\_L1P\_T0L\_N0\_DBC\_62 BE31 IO\_L1P\_T0L\_N0\_DBC\_63 BL24 IO\_L1P\_T0L\_N0\_DBC\_61 AW23 IO\_L20N\_T3L\_N3\_AD1N\_61 AY28 IO\_L20N\_T3L\_N3\_AD1N\_62 AU32 IO\_L20N\_T3L\_N3\_AD1N\_63 AV24 IO\_L20P\_T3L\_N2\_AD1P\_61 AW28 IO\_L20P\_T3L\_N2\_AD1P\_62 AT32 IO\_L20P\_T3L\_N2\_AD1P\_63 BA23 IO\_L21N\_T3L\_N5\_AD8N\_61 AR37 IO\_L21N\_T3L\_N5\_AD8N\_63 BA30 IO\_L21N\_T3L\_N5\_AD8N\_62 nF1\_TEST\_CONN\_4 >> AY23 IO\_L21P\_T3L\_N4\_AD8P\_61 AY30 IO\_L21P\_T3L\_N4\_AD8P\_62 AR36 IO\_L21P\_T3L\_N4\_AD8P\_63 F1 TEST CONN 4 >> AV31 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_62 AT34 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_63 BA27 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_61 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_61 AT33 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_63 AU31 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_62 AW29 IO\_L23N\_T3U\_N9\_62 AY26 IO\_L23N\_T3U\_N9\_61 AT35 IO\_L23N\_T3U\_N9\_63 AW26 IO\_L23P\_T3U\_N8\_61 AV29 IO\_L23P\_T3U\_N8\_62 AR35 IO\_L23P\_T3U\_N8\_63 pF1 TEST CONN 2 >> AV26 IO\_L24N\_T3U\_N11\_61 AY31 IO\_L24N\_T3U\_N11\_62 AR34 IO\_L24N\_T3U\_N11\_63 nF1 TEST CONN 1 >> AV27 IO\_L24P\_T3U\_N10\_61 AW31 IO\_L24P\_T3U\_N10\_62 AR33 IO\_L24P\_T3U\_N10\_63 BC32 IO\_L2N\_T0L\_N3\_63 BL22 IO\_L2N\_T0L\_N3\_61 BL28 IO\_L2N\_T0L\_N3\_62 BK22 IO\_L2P\_T0L\_N2\_61 BL27 IO\_L2P\_T0L\_N2\_62 BB32 IO\_L2P\_T0L\_N2\_63 BJ24 IO\_L3N\_T0L\_N5\_AD15N\_61 BJ30 IO\_L3N\_T0L\_N5\_AD15N\_62 BA32 IO\_L3N\_T0L\_N5\_AD15N\_63 BJ25 IO\_L3P\_T0L\_N4\_AD15P\_61 BJ29 IO\_L3P\_T0L\_N4\_AD15P\_62 AY32 IO\_L3P\_T0L\_N4\_AD15P\_63 BK28 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_62 BA33 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_63 BK23 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_61 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_61 BK27 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_62 AY33 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_63 THIS IS THE 40 MHZ RECOVERED TCDS CLOCK, USING BANK 62 KEEPS THIS BD33 IO\_L5N\_T0U\_N9\_AD14N\_63 BL25 IO\_L5N\_T0U\_N9\_AD14N\_61 BL30 IO\_L5N\_T0U\_N9\_AD14N\_62 BK25 IO\_L5P\_T0U\_N8\_AD14P\_61 BK30 IO\_L5P\_T0U\_N8\_AD14P\_62 BC33 IO\_L5P\_T0U\_N8\_AD14P\_63 INTHE SAME SLR AS THE TCDS LOGIC. BH23 IO\_L6N\_T0U\_N11\_AD6N\_61 BK26 IO\_L6N\_T0U\_N11\_AD6N\_62 BD34 IO\_L6N\_T0U\_N11\_AD6N\_63 bc\_nF1\_TCDS\_RECOV\_CLK >> BJ26 IO\_L6P\_T0U\_N10\_AD6P\_62 BH24 IO\_L6P\_T0U\_N10\_AD6P\_61 bc\_pF1\_TCDS\_RECOV\_CLK >>> BC34 IO\_L6P\_T0U\_N10\_AD6P\_63 BG24 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_61 BG27 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_62 BD36 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_63 nF2F1 SPARE2 >> BG25 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_61 BG26 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_62 BD35 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_63 BD37 IO\_L8N\_T1L\_N3\_AD5N\_63 BG22 IO\_L8N\_T1L\_N3\_AD5N\_61 BG30 IO\_L8N\_T1L\_N3\_AD5N\_62 nF2F1\_SPARE1 >> BF23 IO\_L8P\_T1L\_N2\_AD5P\_61 BF29 IO\_L8P\_T1L\_N2\_AD5P\_62 BC37 IO\_L8P\_T1L\_N2\_AD5P\_63 pF2F1 SPARE1 >> BF24 IO\_L9N\_T1L\_N5\_AD12N\_61 BH29 IO\_L9N\_T1L\_N5\_AD12N\_62 BB37 IO\_L9N\_T1L\_N5\_AD12N\_63 F2F1 SPARE0 >> BF25 IO\_L9P\_T1L\_N4\_AD12P\_61 BG29 IO\_L9P\_T1L\_N4\_AD12P\_62 BA37 IO\_L9P\_T1L\_N4\_AD12P\_63 OMIT "VREF" AND
"VRP" RESISTORS ON
UNUSED I/O BANKS.

AY37

| IO\_L9P\_T1L\_N4\_AD12
| IO\_T0U\_N12\_VRP\_63 OMIT "VREF" AND "VRP" RESISTORSBH22 BL29 IO\_T0U\_N12\_VRP\_62 IO T0U N12 VRP 61 ON UNUSED I/O BANKS AY37 IO\_T1U\_N12\_63 BE25 IO\_T1U\_N12\_61 BF30 IO\_T1U\_N12\_62 BB30 IO\_T2U\_N12\_62 AU35 IO\_T2U\_N12\_63 BB24 IO\_T2U\_N12\_61 AW30 IO\_T3U\_N12\_62 AT37 IO\_T3U\_N12\_63 AY25 IO\_T3U\_N12\_61 FPGA\_VU13P\_A2577 FPGA\_VU13P\_A2577 FPGA VU13P A2577 APOLLO CM W/ DUAL A2577, MK1 5.06 FPGA#1 I/O SLR0 6089-119



5.08: FPGA#1 I/O SLR2 THESE BANKS ARE NUMBERED DIFFERENTLY IN THE VU13P AND VU9P, BUT THE PIN NUMBERS ARE THE SAME. THEY ARE IN SLR#2 FOR THE VU13P AND SLR#1 FOR THE VU9P. SITE VU13P VU9P BANK BANK THE TRI-COLOR LED IS CONNECTED TO DIFFERENT PINS ON EACH FPGA, IN ORDER TO SIMPLIFY LAYOUT. G H 70 67 71 68 IO\_L10N\_T1U\_N7\_QBC\_AD4N\_70 IO\_L10N\_T1U\_N7\_QBC\_AD4N\_71 VCCO\_70 VCCO\_70 VCCO\_70 VCCO\_70 VCCO\_70 B30 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_71 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_70 A29 IO\_L11N\_T1U\_N9\_GC\_71 IO\_L11N\_T1U\_N9\_GC\_70 ac\_nF1L\_X12\_R0\_CLK >> F1 LED GREEN >> P33 IO\_L11P\_T1U\_N8\_GC\_70 ac\_pF1L\_X12\_R0\_CLK >>> R33 IO\_L12N\_T1U\_N11\_GC\_70 IO\_L12P\_T1U\_N10\_GC\_70 pF1F2\_SPARE2 >> ac nF1L X4 R0 CLK IO\_L13N\_T2L\_N1\_GC\_QBC\_70 K31 IO\_L1P\_T0L\_N0\_DBC\_71 N32 IO\_L13P\_T2L\_N0\_GC\_QBC\_70 ac\_pF1L\_X4\_R0\_CLK >>> H30 IO\_L2N\_T0L\_N3\_71 N34 IO\_L14N\_T2L\_N3\_GC\_70 J29 IO\_L2P\_T0L\_N2\_71 N33 IO\_L14P\_T2L\_N2\_GC\_70 N37 IO\_L15N\_T2L\_N5\_AD11N\_70 J30 IO\_L3N\_T0L\_N5\_AD15N\_71 THESE ARE LOGIC-CIRCUIT CLOCKS SOURCED FROM AN ON-BOARD K30 IO\_L3P\_T0L\_N4\_AD15P\_71 N36 IO\_L15P\_T2L\_N4\_AD11P\_70 OSCILLATOR, EITHER DIRECTLY OR M35 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_70 G29 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_71 THROUGH A SYNTHESIZER. THEY MUST BE CONNECTED TO A GLOBAL CLOCK M34 IO\_L16P\_T2U\_N6\_QBC\_AD3P\_70 H29 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_71 F30 IO\_L5N\_T0U\_N9\_AD14N\_71 M37 IO\_L17N\_T2U\_N9\_AD10N\_70 G30 IO\_L5P\_T0U\_N8\_AD14P\_71 M36 IO\_L17P\_T2U\_N8\_AD10P\_70 lovF1\_TO\_MCU F29 IO\_L6N\_T0U\_N11\_AD6N\_71 L34 IO\_L18N\_T2U\_N11\_AD2N\_70 F28 IO\_L6P\_T0U\_N10\_AD6P\_71 L33 IO\_L18P\_T2U\_N10\_AD2P\_70 K35 IO\_L19N\_T3L\_N1\_DBC\_AD9N\_70 D29 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_71 nF1F2 SPARE1 >> V37 IO\_L1N\_T0L\_N1\_DBC\_70 D30 IO\_L8N\_T1L\_N3\_AD5N\_71 V36 IO\_L1P\_T0L\_N0\_DBC\_70 E30 IO\_L8P\_T1L\_N2\_AD5P\_71 I2C\_SCL\_F1\_GENERIC >> pF1F2 SPARE0 J33 IO\_L20N\_T3L\_N3\_AD1N\_70 B29 IO\_L9N\_T1L\_N5\_AD12N\_71 J32 IO\_L20P\_T3L\_N2\_AD1P\_70 C28 IO\_L9P\_T1L\_N4\_AD12P\_71 K37 IO\_L21N\_T3L\_N5\_AD8N\_70 H28 IO\_T0U\_N12\_VRP\_71 VERIFY THAT A GENERIC I2C BUS CAN BE CONNECTED HERE. PIN B29 IS PULLED HIGH ON FPGA#1 AND L37 IO\_L21P\_T3L\_N4\_AD8P\_70 IS TIED TO GND ON FPGA#2. IT ALLOWS THE FIRMWARE TO KNOW WHICH FPGA IT IO\_T1U\_N12\_71 K33 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_70 IS RUNNING IN. K32 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_70 FPGA\_VU13P\_A2577 J36 IO\_L23N\_T3U\_N9\_70 THE "F2F1 SPARE" SIGNALS ARE OUTPUTS FROM F2 AND INPUTS TO F1. K36 IO\_L23P\_T3U\_N8\_70 THE "F1F2\_SPARE" SIGNALS ARE OUTPUTS FROM F1 AND INPUTS TO F2. J35 IO\_L24N\_T3U\_N11\_70 THEY ARE INTENDED FOR DEBUGGING OR FOR UNFORSEEN I/O NEEDS BETWEEN THE TWO FPGAS. EACH PAIR IS ROUTED AS A 100 OHM DIFFERENTIAL PAIR. \_\_\_\_\_\_IO\_L24P\_T3U\_N10\_70 T37 IO\_L2N\_T0L\_N3\_70 THE "SPARE2" SIGNALS ARE CONNECTED TO CLOCK INPUT PINS ON THE FPGA U37 IO\_L2P\_T0L\_N2\_70 U36 IO\_L3N\_T0L\_N5\_AD15N\_70 V34 IO\_L5N\_T0U\_N9\_AD14N\_70 V33 IO\_L5P\_T0U\_N8\_AD14P\_70 U32 IO\_L6N\_T0U\_N11\_AD6N\_70 V32 IO\_L6P\_T0U\_N10\_AD6P\_70 P35 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_70 P31 IO\_L8N\_T1L\_N3\_AD5N\_70 R31 IO\_L8P\_T1L\_N2\_AD5P\_70 R37 IO\_L9N\_T1L\_N5\_AD12N\_70 R36 IO\_L9P\_T1L\_N4\_AD12P\_70 T35 IO\_T0U\_N12\_VRP\_70 T34 IO\_T1U\_N12\_70 P36 IO\_T2U\_N12\_70 L32 IO\_T3U\_N12\_70 FPGA\_VU13P\_A2577 APOLLO CM W/ DUAL A2577, MK1 5.08: FPGA#1 I/O SLR2 6089-119



5.10: FPGA#1 TEST CONNECTOR

THIS CONNECTOR IS LOCATED ON THE FRONT PANEL. IT IS A RE-PURPOSED 19-PIN HDMI CONNECTOR. IT WAS CHOSEN BECAUSE THE PINS ARE RECESSED AND CANNOT BE TOUCHED, AND BECAUSE THE STANDARD CABLES OFFER 5 HIGH-SPEED SHIELDED PAIRS AND 4 UNCOMMITTED WIRES.

TWO UNCOMMITTED WIRES ARE USED FOR SINGLE-ENDED SIGNALS, ONE FOR 3.3 VOLTS, AND ONE FOR GND.

THE CONNECTOR SITE IS INTENDED FOR DEBUGGING OR FOR UNFORSEEN I/O NEEDS. EACH PAIR IS ROUTED AS A 100 OHM DIFFERENTIAL PAIR.

THE "F1\_TEST\_CONN\_0" SIGNAL IS CONNECTED TO GLOBAL CLOCK CAPABLE INPUT PINS.



## PIN ASSIGNMENT



APOLLO CM W/ DUAL A2577, MK1

Title
5.10: FPGA#1 TEST CONNECTOR

Size Document Number Rev
6089-119 B







## 6.04: FPGA#2 CONFIGURATION QUAD SPI CONFIG FLASH R396 DNP 0402 V\_1V8 V 1V8 MUST BE TIED TO "VCCINT" OR "GND". V\_F2\_INT <**↓** DO NOT CONNECT TO "VCCO\_0". CONNECT TO "GND" FOR STANDARD BANK 0 R399 <sub>0</sub> 0402 C801 AE13 V\_1V8 CONFIGURATION BITSTREAM LENGTHS VU9P 641,272,864 VU13P 906,547,008 POR DELAY. GND∢ POR\_OVERRIDE VCCO\_0 AG13 0805 6.3V R113 R126 R114 VCCO 0 2.2K 0603 4.7K 0603 4.7K 0603 ∇ GND U72 AY14 15 DQ0 R301 0 0402 D00\_MOSI\_0 DNU 3 P14 THIS PIN MUST BE TIED TO "GND". GND⊲ **RSVDGND** DQ1 D01\_DIN\_0 DNU\_6 CONNECTING THIS PIN TO "GND" ENABLES PULLUPS ON ALL I/O PINS DURING AT14 R303 DNP 0402 DQ2 D02\_0 DNU\_11 DNU\_12 1 DQ3 CONFIGURATION. THE PULLUPS ARE ABOUT D03\_0 15K AT 1.8 VOLTS. IF A PULLDOWN IS DNU 14 AM14 7 S# GND∢ **--**⊳V\_1V8 REQUIRED, IT MUST BE SMALLER THAN 4K TO PUDC\_B\_0 RDWR\_FCS\_B\_ DROP THE VOLTAGE BELOW 0.4 VOLTS. THIS AD13 CCLK\_0 C909 0.1 UF PIN MUST NOT FLOAT. R300 1K 0402 MT25QU01 V\_1V8 **<**─ 0402 V14 AK14 . GND M2\_0 PROGRAM\_B\_0 0603 4.7K R479 R380 DNP 0402 F2\_CFG\_DONE V\_1V8 **<**-DONE 0 0603 4.7K R483 /F2\_CFG\_DONE R384 0 0402 Y14 GND<₁ 0603 4.7K R401 M1\_0 **→**V\_3V3 INIT B 0 M[2:0] MODE R387 <sub>0</sub> 0402 Master serial 001 Master SPI Master BPI R391 DNP 0402 100 Master SelectMAP →GND THIS DESIGN DOES NOT USE ENCRYPTION, SO "VBATT" CAN BE TIED TO "GND" AB14 GND⊲ JTAG only Q12 FET\_N\_1.8V 110 Slave SelectMAP 111 Slave Serial PULLUPS/PULLDOWNS ON THE FPGA\_VU13P\_A2577 **BOOT MODE CONFIGURATION** INPUTS MUST BE 1K OR LESS. 0603 4.7K R412 . GND **--**√V\_1V8 WHEN "FPGA\_CFG\_FROM\_FLASH" IS ASSERTED (HĪGH), THE FPGA WILL BE ABLE TO BOOT FROM THE FLASH Q17 MEMORY. WHEN IT IS NEGATED (LOW), F2\_CFG\_START >>-THE FPGA WILL ONLY BE ABLE TO BOOT FROM JTAG. FET\_N\_1.8V FPGA\_CFG\_FROM\_FLASH >>24.44 R405 4.7K 0603 GND⊲ . GND THE FPGA CAN BE REPROGRAMMED BY PULSING "F2\_CFG\_START" FROM THE MCU. APOLLO CM W/ DUAL A2577, MK1 6.04: FPGA#2 CONFIGURATION Document Number Rev B 6089-119



6.06 FPGA#2 I/O SLR0 THESE BANKS ARE NUMBERED THE SAME IN THE VU13P AND VU9P, AND THE PIN NUMBERS ARE THE SAME. THEY ARE IN SLR#0 FOR THE VU13P AND SLR#0 FOR THE VU9P. SITE VU13P BANK BANK D E 61 62 63 61 62 63 AT36 AU33 AW37 AY34 BC35 BD32 AV30 BA31 BB28 BE29 BF26 BH30 BJ27 BC36 IO\_L10N\_T1U\_N7\_QBC\_AD4N\_63 IO L10N T1U N7 QBC AD4N 61 IO\_L10N\_T1U\_N7\_QBC\_AD4N\_62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 VCCO\_62 BB36 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_63 BE21 BH26 IO\_L10P\_T1U\_N6\_QBC\_AD4P\_62 IO L10P T1U N6 QBC AD4P 61 BF22 IO\_L11N\_T1U\_N9\_GC\_61 BF28 IO\_L11N\_T1U\_N9\_GC\_62 BB35 IO\_L11N\_T1U\_N9\_GC\_63 BE22 IO\_L11P\_T1U\_N8\_GC\_61 BF27 IO\_L11P\_T1U\_N8\_GC\_62 BA35 IO\_L11P\_T1U\_N8\_GC\_63 VREF\_62 AV28 BE23 IO\_L12N\_T1U\_N11\_GC\_61 OMIT "VREF" AND
"VRP" RESISTORS ON
UNUSED I/O BANKS. BE27 IO\_L12N\_T1U\_N11\_GC\_62 BB34 IO\_L12N\_T1U\_N11\_GC\_63 R456 1K 0402 VREF 6 BA34 IO L12P\_T1U\_N10\_GC\_63 BD23 IO\_L12P\_T1U\_N10\_GC\_61 BE26 IO L12P\_T1U\_N10\_GC\_62 OMIT "VREF" AND "VRP" RESISTORS ON UNUSED I/O BANKS. BD24 IO\_L13N\_T2L\_N1\_GC\_QBC\_61 BD29 IO\_L13N\_T2L\_N1\_GC\_QBC\_62 AW36 IO\_L13N\_T2L\_N1\_GC\_QBC\_63 BD25 IO\_L13P\_T2L\_N0\_GC\_QBC\_61 BC28 IO\_L13P\_T2L\_N0\_GC\_QBC\_62 AW35 IO\_L13P\_T2L\_N0\_GC\_QBC\_63 BC23 IO\_L14N\_T2L\_N3\_GC\_61 BE28 IO\_L14N\_T2L\_N3\_GC\_62 AY36 IO\_L14N\_T2L\_N3\_GC\_63 nF2\_TEST\_CONN\_0 >> BC24 IO L14P\_T2L\_N2\_GC\_61 pF2\_TEST\_CONN\_0 >> BD28 IO\_L14P\_T2L\_N2\_GC\_62 AY35 IO\_L14P\_T2L\_N2\_GC\_63 BB25 IO\_L15N\_T2L\_N5\_AD11N\_61 BE30 IO\_L15N\_T2L\_N5\_AD11N\_62 AV37 IO\_L15N\_T2L\_N5\_AD11N\_63 BD30 IO\_L15P\_T2L\_N4\_AD11P\_62 AV36 IO\_L15P\_T2L\_N4\_AD11P\_63 BC27 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_62 AV33 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_63 BD26 IO\_L16N\_T2U\_N7\_QBC\_AD3N\_61 BB27 IO L16P\_T2U\_N6\_QBC\_AD3P\_62 AV32 IO L16P\_T2U\_N6\_QBC\_AD3P\_63 BC26 IO L16P\_T2U\_N6\_QBC\_AD3P\_61 BA24 IO\_L17N\_T2U\_N9\_AD10N\_61 BC31 IO \_L17N\_T2U\_N9\_AD10N\_62 AW34 IO\_L17N\_T2U\_N9\_AD10N\_63 BA25 IO\_L17P\_T2U\_N8\_AD10P\_61 BB31 IO\_L17P\_T2U\_N8\_AD10P\_62 AW33 IO\_L17P\_T2U\_N8\_AD10P\_63 AV34 IO\_L18N\_T2U\_N11\_AD2N\_63 BC22 BC29 IO\_L18N\_T2U\_N11\_AD2N\_62 IO\_L18N\_T2U\_N11\_AD2N\_61 BB22 IO\_L18P\_T2U\_N10\_AD2P\_61 BB29 IO\_L18P\_T2U\_N10\_AD2P\_62 AU34 IO L18P\_T2U\_N10\_AD2P\_63 AW24 IO\_L19N\_T3L\_N1\_DBC\_AD9N\_61 BA29 IO L19N\_T3L\_N1\_DBC\_AD9N\_62 AU37 IO L19N\_T3L\_N1\_DBC\_AD9N\_63 F2 TEST CONN 5 >> AW25 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_61 BA28 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_62 AU36 IO\_L19P\_T3L\_N0\_DBC\_AD9P\_63 F2\_TEST\_CONN\_6 >> BE32 IO\_L1N\_T0L\_N1\_DBC\_63 BL23 IO\_L1N\_T0L\_N1\_DBC\_61 BJ28 IO\_L1N\_T0L\_N1\_DBC\_62 BE31 IO L1P\_T0L\_N0\_DBC\_63 BL24 IO\_L1P\_T0L\_N0\_DBC\_61 BH28 IO\_L1P\_T0L\_N0\_DBC\_62 AW23 IO\_L20N\_T3L\_N3\_AD1N\_61 AY28 IO\_L20N\_T3L\_N3\_AD1N\_62 AU32 IO\_L20N\_T3L\_N3\_AD1N\_63 AW28 IO\_L20P\_T3L\_N2\_AD1P\_62 AV24 IO\_L20P\_T3L\_N2\_AD1P\_61 AT32 IO\_L20P\_T3L\_N2\_AD1P\_63 BA23 IO\_L21N\_T3L\_N5\_AD8N\_61 BA30 IO\_L21N\_T3L\_N5\_AD8N\_62 AR37 IO\_L21N\_T3L\_N5\_AD8N\_63 nF2\_TEST\_CONN\_4 >>> AR36 IO\_L21P\_T3L\_N4\_AD8P\_63 AY23 IO\_L21P\_T3L\_N4\_AD8P\_61 AY30 IO L21P\_T3L\_N4\_AD8P\_62 pF2\_TEST\_CONN\_4 >> BA27 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_61 AV31 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_62 AT34 IO\_L22N\_T3U\_N7\_DBC\_AD0N\_63 nF2 TEST CONN 3 >> AU31 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_62 AT33 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_63 AY27 IO\_L22P\_T3U\_N6\_DBC\_AD0P\_61 pF2\_TEST\_CONN\_3 >> AY26 IO\_L23N\_T3U\_N9\_61 AW29 IO\_L23N\_T3U\_N9\_62 AT35 IO\_L23N\_T3U\_N9\_63 \_\_AV29 IO\_L23P\_T3U\_N8\_62 AR35 IO\_L23P\_T3U\_N8\_63 AW26 IO\_L23P\_T3U\_N8\_61 pF2 TEST CONN 2 >> AV26 IO\_L24N\_T3U\_N11\_61 AY31 IO\_L24N\_T3U\_N11\_62 AR34 IO\_L24N\_T3U\_N11\_63 nF2\_TEST\_CONN\_1 >> AW31 IO\_L24P\_T3U\_N10\_62 AV27 IO\_L24P\_T3U\_N10\_61 AR33 IO\_L24P\_T3U\_N10\_63 pF2\_TEST\_CONN\_1 >>-BL28 IO\_L2N\_T0L\_N3\_62 BC32 IO\_L2N\_T0L\_N3\_63 BL22 IO\_L2N\_T0L\_N3\_61 THE TRI-COLOR LED IS CONNECTED F2\_LED\_GREEN >> BK22 IO\_L2P\_T0L\_N2\_61 TO DIFFERENT PINS ON EACH FPGA, F2\_LED\_BLUE >>IN ORDER TO SIMPLIFY LAYOUT. 24 BL27 IO\_L2P\_T0L\_N2\_62 BB32 IO\_L2P\_T0L\_N2\_63 BJ24 IO\_L3N\_T0L\_N5\_AD15N\_61 BA32 IO\_L3N\_T0L\_N5\_AD15N\_63 BJ30 IO\_L3N\_T0L\_N5\_AD15N\_62 BJ25 IO\_L3P\_T0L\_N4\_AD15P\_61 BJ29 IO\_L3P\_T0L\_N4\_AD15P\_62 AY32 IO\_L3P\_T0L\_N4\_AD15P\_63 BK28 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_62 BA33 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_63 BK23 IO\_L4N\_T0U\_N7\_DBC\_AD7N\_61 BK27 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_62 AY33 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_63 BJ23 IO\_L4P\_T0U\_N6\_DBC\_AD7P\_61 BL25 IO\_L5N\_T0U\_N9\_AD14N\_61 BL30 IO\_L5N\_T0U\_N9\_AD14N\_62 BD33 IO\_L5N\_T0U\_N9\_AD14N\_63 F2\_LED\_RED >> BK25 IO\_L5P\_T0U\_N8\_AD14P\_61 BK30 IO\_L5P\_T0U\_N8\_AD14P\_62 BC33 IO\_L5P\_T0U\_N8\_AD14P\_63 TH40 MHZ RECOVERED TCDS CLOCK USES PINKS 26
BK26 AND BJ26 ON FPGA#1. THE CLOCK FROM FPGA#2 IS NOT USED ANYWHERE, BUT THE PINKS 26
IO\_L6P\_T0U\_N10\_AD6P\_62 BD34 IO\_L6N\_T0U\_N11\_AD6N\_63 BH23 IO\_L6N\_T0U\_N11\_AD6N\_61 BH24 IO\_L6P\_T0U\_N10\_AD6P\_61 BC34 IO\_L6P\_T0U\_N10\_AD6P\_63 ARE RESERVED. BG24 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_61 BG27 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_62 BD36 IO\_L7N\_T1L\_N1\_QBC\_AD13N\_63 BG25 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_61 BG26 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_62 BD35 IO\_L7P\_T1L\_N0\_QBC\_AD13P\_63 BG22 IO\_L8N\_T1L\_N3\_AD5N\_61 BG30 IO\_L8N\_T1L\_N3\_AD5N\_62 BD37 IO\_L8N\_T1L\_N3\_AD5N\_63 nF1F2\_SPARE1 >> BF23 IO\_L8P\_T1L\_N2\_AD5P\_61 BF29 IO\_L8P\_T1L\_N2\_AD5P\_62 BC37 IO\_L8P\_T1L\_N2\_AD5P\_63 pF1F2 SPARE1 BF24 IO\_L9N\_T1L\_N5\_AD12N\_61 BH29 IO\_L9N\_T1L\_N5\_AD12N\_62 BB37 IO\_L9N\_T1L\_N5\_AD12N\_63 nF1F2\_SPARE0 >> BF25 IO\_L9P\_T1L\_N4\_AD12P\_61 BG29 IO\_L9P\_T1L\_N4\_AD12P\_62 BA37 IO\_L9P\_T1L\_N4\_AD12P\_63 OMIT "VREF" AND "VRP" RESISTORS ON UNUSED I/O BANKS. OMIT "VREF" AND "VRP" RESISTORS ON UNUSED I/O BANKS.

BH22

IO\_TOU\_N12\_VRP\_61 BD31 BL29 IO\_T0U\_N12\_VRP\_62 IO TOU N12 VRP 63 BE25 IO\_T1U\_N12\_61 AY37 IO\_T1U\_N12\_63 BF30 IO\_T1U\_N12\_62 BB30 IO\_T2U\_N12\_62 AU35 IO\_T2U\_N12\_63 BB24 IO\_T2U\_N12\_61 AW30 IO\_T3U\_N12\_62 AT37 IO\_T3U\_N12\_63 AY25 IO\_T3U\_N12\_61 FPGA\_VU13P\_A2577 FPGA\_VU13P\_A2577 FPGA\_VU13P\_A2577 APOLLO CM W/ DUAL A2577, MK1 6.06 FPGA#2 I/O SLR0 6089-119





## 6.10 FPGA#2 TEST CONNECTOR

THIS CONNECTOR IS LOCATED ON THE FRONT PANEL. IT IS A RE-PURPOSED 19-PIN HDMI CONNECTOR. IT WAS CHOSEN BECAUSE THE PINS ARE RECESSED AND CANNOT BE TOUCHED, AND BECAUSE THE STANDARD CABLES OFFER 5 HIGH-SPEED SHIELDED PAIRS AND 4 UNCOMMITTED WIRES.

TWO UNCOMMITTED WIRES ARE USED FOR SINGLE-ENDED SIGNALS, ONE FOR 3.3 VOLTS, AND ONE FOR GND.

THE CONNECTOR SITE IS INTENDED FOR DEBUGGING OR FOR UNFORSEEN I/O NEEDS. EACH PAIR IS ROUTED AS A 100 OHM DIFFERENTIAL PAIR.

THE "F2\_TEST\_CONN\_0" SIGNAL IS CONNECTED TO GLOBAL CLOCK CAPABLE INPUT PINS.



## PIN ASSIGNMENT



APOLLO CM W/ DUAL A2577, MK1

Title
6.10 FPGA#2 TEST CONNECTOR

Size | Document Number | Rev | B

7.01: FPGA#1 SM C2C ON QUAD L UNUSED CLOCK INPUTS ARE LEFT OPEN.

THE "R0" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR.

THE "R1" PAIR IS SOURCED FROM EXTERNAL CLOCKS DERIVED FROM THE LHC CLOCK.

THE UTILITY CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET.

APOLLO CM W/ DUAL A2577, MK1

7.01: FPGA#1 SM C2C ON QUAD L

Size Document Number 6089-119

Rev B

Wednesday, January 05, 2022 Sheet 61 of 84

















8.01: FPGA#2 SM C2C ON QUAD L

THE "R0" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR.

THE "R1" PAIR IS SOURCED FROM EXTERNAL CLOCKS DERIVED FROM THE LHC CLOCK.

THE UTILITY CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET.

UNUSED CLOCK INPUTS ARE LEFT OPEN.

APOLLO CM W/ DUAL A2577, MK1

8.01: FPGA#2 SM C2C ON QUAD L Document Number

6089-119

Wednesday, January 05, 2022 Sheet 70 of

Rev B



















9.02: F1 QUADS A, B, C TO F2 QUADS F, E, D UNUSED CLOCK INPUTS ARE LEFT OPEN. FPGA#1 FPGA#2 THE DATA NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_28G" ELECTRICAL CONSTRAINT SET. THE CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET. U77-49 GTY QUAD 230 U75-44 GTY QUAD 225 REPLACE THE COUPLING CAPACITORS WITH THE "R0" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR. ZERO-OHM RESISTORS ON BOARDS WHERE FPGA#2 IS REPLACED BY A JUMPER BOARD. ac\_pF2R\_R0\_F >> MGTREFCLK0P\_225 AP12 MGTREFCLK0N\_225 MGTREFCLK0P\_230 MGTREFCLK0N 230 ac\_nF2R\_R0\_F THE "R1" PAIR IS SOURCED FROM EXTERNAL CLOCKS DERIVED FROM THE LHC CLOCK. MGTREFCLK1P\_225 AN11 MGTREFCLK1N\_225 XV12 MGTREFCLK1P\_230 MGTREFCLK1N\_230 MGTYRXP0\_225 AU1 pF1\_A\_RECV0
MGTYRXN0\_225 AU1 nF1\_A\_RECV0 pF1\_A\_RECV0 pF2\_F\_XMIT0 pF2\_F\_RECV3 nF2\_F\_RECV3 U2 MGTYRXP0\_230 MGTYRXN0\_230 C218 0.1 UF 0402 MGTYTXP0\_225 AU6 pF1\_A\_XMIT0
MGTYTXN0\_225 AU6 nF1\_A\_XMIT0 pF1\_A\_XMIT0 C217 0.1 UF 0402 0402 0.1 UF C226 pF1\_A\_RECV1 nF1\_A\_RECV1 pF2\_F\_RECV2 nF2\_F\_RECV2 MGTYRXP1\_225 AT3 pF1\_A\_RECV1 pF2\_F\_XMIT1 nF2\_F\_XMIT1 C216 0.1 UF 040 0402 0.1 UF C225 MGTYTXP1\_225 AT9 pF1\_A\_XMIT1
MGTYTXN1 225 AT8 nF1\_A\_XMIT1 pF1\_A\_XMIT1 nF1\_A\_XMIT1 pF2\_F\_RECV1 nF2\_F\_RECV1 C215 0.1 UF 0402 0402 0.1 UF MGTYRXP2 225 AR1 pF1\_A\_RECV2
MGTYRXN2 225 AR1 nF1\_A\_RECV2 pF1\_A\_RECV2 nF1\_A\_RECV2 pF2\_F\_XMIT2 nF2\_F\_XMIT2 C214 0.1 UF 0402 0402 0.1 UF C223 pF2\_F\_RECV2 nF2\_F\_RECV2 MGTYTXP2\_225 MGTYTXN2\_225 MGTYTXP2\_230 MGTYTXN2 230 C213 0.1 UF 0402 0402 0.1 UF C222 pF1\_A\_RECV3 nF1\_A\_RECV3 MGTYRXP3\_230 MGTYRXN3\_230 C212 0.1 UF 0402 0402 0.1 UF pF2\_F\_RECV3 nF2\_F\_RECV3 pF1\_A\_XMIT3 nF1\_A\_XMIT3 P8 MGTYTXP3\_230 MGTYTXN3 230 0402 0.1 UF C219 U77-48 GTY QUAD 229 U75-45
GTY QUAD 226 ac\_nF2R\_R0\_E MGTREFCLK0P\_226
MGTREFCLK0N\_226
AM13
AM12 ac\_nF2R\_R1\_E \_\_\_\_\_ ac\_nF1R\_R1\_B pF1\_B\_RECV0 nF1\_B\_RECV0 MGTYRXP0\_229 C202 0.1 UF 0402 pF1\_B\_XMIT0 nF1\_B\_XMIT0 pF1\_B\_XMIT0 nF1\_B\_XMIT0 pF2\_E\_RECV0 nF2\_E\_RECV0 C201 0.1 UF 0402 0402 0.1 UF C210 MGTYRXP1\_226 AM4 pF1\_B\_RECV1
AM3 nF1\_B\_RECV1 pF1\_B\_RECV1 nF1\_B\_RECV1 pF2\_E\_XMIT1 nF2\_E\_XMIT1 pF2\_E\_RECV2 nF2\_E\_RECV2 C200 0.1 UF 0402 0402 0.1 UF MGTYTXP1\_226 AM9 pF1\_B\_XMIT1 MGTYTXN1\_226 PF1\_B\_XMIT1 pF2\_E\_RECV1 nF2\_E\_RECV1 pF2\_E\_XMIT2 nF2\_E\_XMIT2 pF1\_B\_XMIT nF1\_B\_XMIT C199 0.1 UF 0402 MGTYRXP2\_226 AL1 pF1\_B\_RECV2
MGTYRXN2\_226 AL1 nF1\_B\_RECV2 pF1\_B\_RECV2 nF1\_B\_RECV2 pF2\_E\_XMIT2 nF2\_E\_XMIT2 pF2\_E\_RECV1 nF2\_E\_RECV1 C198 0.1 UF 0402 0402 0.1 UF pF1\_B\_XMIT2 nF1\_B\_XMIT2 pF2\_E\_RECV2 nF2 E RECV2 pF2\_E\_XMIT1 nF2\_E\_XMIT1 C197 0.1 UF 0402 0402 0.1 UF C206 MGTYRXP3\_226 AK3 pF1\_B\_RECV3
MGTYRXN3\_226 pF1\_B\_RECV3 nF1\_B\_RECV3 pF2\_E\_XMIT3 nF2\_E\_XMIT3 C196 0.1 UF 0402 0402 0.1 UF pF2\_E\_RECV3 nF2\_E\_RECV3 pF2\_E\_XMIT0 nF2\_E\_XMIT0 pF1\_B\_XMIT3 nF1\_B\_XMIT3 MGTYTXP3\_229 MGTYTXN3\_229 C195 0.1 UF 0402 0402 0.1 UF C204 0402 0.1 UF C203 FPGA VU13P A2577 FPGA VU13P A2577 U77-47 GTY QUAD 228 U75-46 GTY QUAD 227 AE10 MGTREFCLK0P\_228 MGTREFCLK0N\_228 MGTREFCLK0P\_227 AJ10 MGTREFCLK0N\_227 MGTREFCLK1P\_227 MGTREFCLK1N\_227 AC11 MGTREFCLK1P\_228 MGTREFCLK1N\_228 pF1\_C\_RECV0 nF1\_C\_RECV0 C182 0.1 UF 0402 pF2\_D\_XMIT3 nF2\_D\_XMIT3 AJ7 pF1\_C\_XMIT0 AJ6 nF1\_C\_XMIT0 pF1\_C\_XMIT0 nF1\_C\_XMIT0 pF2\_D\_RECV0 nF2\_D\_RECV0 C181 0.1 UF 0402 0402 0.1 UF C190 pF1\_C\_RECV1 nF1\_C\_RECV1 pF2\_D\_RECV2 nF2\_D\_RECV2 C180 0 1 HF 0402 0402 0 1 HF C189 MGTYTXP1\_227 AH9 pF1\_C\_XMIT1
MGTYTXN1\_227 AH8 nF1\_C\_XMIT1 pF2\_D\_RECV1 nF2\_D\_RECV1 pF2\_D\_XMIT2 nF2\_D\_XMIT2 pF1\_C\_XMIT1 nF1\_C\_XMIT1 C179 0.1 UF 0402 0402 0.1 UF C188 MGTYRXP2\_227 C178 0.1 UF 0402 0402 0.1 UF C187 AC7
AC6
MGTYTXP2\_228
MGTYTXN2\_228 pF2\_D\_RECV2 nF2\_D\_RECV2 pF1\_C\_XMIT2 nF1\_C\_XMIT2 C177 0.1 UF 0402 0402 0.1 UF C186 pF1\_C\_RECV3 nF1\_C\_RECV3 pF2\_D\_RECV0 nF2\_D\_RECV0 C176 0.1 UF 0402 0402 0.1 UF pF1\_C\_XMIT3 nF1\_C\_XMIT3 pF2\_D\_RECV3 nF2\_D\_RECV3 C175 0.1 UF 0402 0402 0.1 UF C184 0402 0.1 UF C183 FPGA\_VU13P\_A2577 FPGA\_VU13P\_A2577 APOLLO CM W/ DUAL A2577, MK1 9.02: F1 QUADS A, B, C TO F2 QUADS F, E, D Rev B 6089-119

9.03: F1 QUADS H, I, J TO F2 QUADS O, N, M UNUSED CLOCK INPUTS ARE LEFT OPEN. FPGA#1 FPGA#2 THE DATA NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_28G" ELECTRICAL CONSTRAINT SET. THE CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET. U77-42 GTY QUAD 223 U75-51 GTY QUAD 232 REPLACE THE COUPLING CAPACITORS WITH THE "R0" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR. ZERO-OHM RESISTORS ON BOARDS WHERE FPGA#2 IS REPLACED BY A JUMPER BOARD. MGTREFCLK0P\_232 R11 × R10 × R10 AV13 MGTREFCLK0P\_223 MGTREFCLK0N\_223 THE "R1" PAIR IS SOURCED FROM EXTERNAL CLOCKS DERIVED FROM THE LHC CLOCK. MGTREFCLK1P\_232 P13 × P12 × P12 × AU11 AU10 MGTREFCLK1P\_223 MGTREFCLK1N\_223 pF2\_O\_RECV3 BE2 nF2\_O\_RECV3 BE1 MGTYRXP0\_223 MGTYRXN0\_223 pF1\_H\_RECV0 pF2\_O\_XMIT0 pF1\_H\_RECV0 nF1 H RECV0 C85 0.1 UF 0402 pF1\_H\_XMIT0 nF1\_H\_XMIT0 C84 0.1 UF 0402 0402 0.1 UF C93 pF2\_O\_XMIT1 nF2\_O\_XMIT1 pF2\_O\_RECV2 nF2\_O\_RECV2 pF1\_H\_RECV1 nF1\_H\_RECV1 pF1\_H\_RECV1 nF1\_H\_RECV1 C83 0.1 UF 0402 0402 0.1 UF C92 pF1\_H\_XMIT1 nF1\_H\_XMIT1 pF2\_O\_RECV1 nF2\_O\_RECV1 C82 0.1 UF 0402 0402 0.1 UF C91 pF1\_H\_RECV2 nF1\_H\_RECV2 pF2\_O\_XMIT2 nF2\_O\_XMIT2 C81 0.1 UF 0402 0402 0.1 UF C90 pF2\_O\_RECV2 nF2\_O\_RECV2 MGTYTXP2\_232 G6 MGTYTXN2 232 C80 0.1 UF 0402 0402 0.1 UF C89 pF1\_H\_RECV3 nF1\_H\_RECV3 MGTYRXP3\_223 MGTYRXN3 223 C79 0.1 UF 0402 0402 0.1 UF MGTYTXP3\_232 F8 MGTYTXN3\_232 pF2\_O\_RECV3 nF2\_O\_RECV3 pF2\_O\_XMIT0 nF2\_O\_XMIT0 pF1\_H\_XMIT3 nF1\_H\_XMIT3 pF1\_H\_XMIT3 nF1\_H\_XMIT3 BB9 MGTYTXP3\_223 MGTYTXN3\_223 0402 0.1 UF C86 U75-52 GTY QUAD 233 GTY QUAD 222 ac\_nF2R\_R1\_N >> pF1\_I\_RECV0 nF1\_I\_RECV0 BH4 MGTYRXP0\_222 MGTYRXN0\_222 C65 0.1 UF 0402 pF1\_I\_XMIT0 nF1\_I\_XMIT0 pF1\_I\_XMIT0 nF1\_I\_XMIT0 pF2\_N\_RECV0 nF2\_N\_RECV0 C64 0.1 UF 0402 0402 0.1 UF C73 pF2\_N\_RECV2 nF2\_N\_RECV2 pF1\_I\_RECV1 nF1\_I\_RECV1 pF2\_N\_XMIT1 nF2\_N\_XMIT1 pF1\_I\_RECV1 nF1\_I\_RECV1 C63 0.1 UF 0402 0402 0.1 UF pF2\_N\_RECV1 nF2\_N\_RECV1 pF2\_N\_XMIT2 nF2\_N\_XMIT2 pF1\_I\_XMIT1 nF1\_I\_XMIT1 pF1\_I\_XMIT1 nF1\_I\_XMIT1 C62 0.1 UF 0402 C71 pF1\_I\_RECV2 nF1\_I\_RECV2 pF1\_I\_RECV2 nF1\_I\_RECV2 pF2\_N\_XMIT2 nF2\_N\_XMIT2 pF2\_N\_RECV1 nF2\_N\_RECV1 C58 0.1 UF 0402 0402 0.1 UF pF1\_I\_XMIT2 nF1\_I\_XMIT2 pF1\_I\_XMIT2 pF2\_N\_RECV2 nF2\_N\_RECV2 pF2\_N\_XMIT1 nF2\_N\_XMIT1 C59 0.1 UF 0402 0402 0.1 UF C68 pF1\_I\_RECV3 nF1\_I\_RECV3 pF1\_I\_RECV3 nF1\_I\_RECV3 pF2\_N\_XMIT3 nF2\_N\_XMIT3 C60 0.1 UF 0402 0402 0.1 UF pF2\_N\_RECV3 nF2\_N\_RECV3 pF2\_N\_XMIT0 nF2\_N\_XMIT0 pF1\_I\_XMIT3 nF1\_I\_XMIT3 MGTYTXP3\_222 MGTYTXN3\_222 C61 0.1 UF 0402 0402 0.1 UF C66 0402 0.1 UF C67 FPGA VU13P A2577 FPGA VU13P A2577 U77-40 GTY QUAD 221 U75-53 GTY QUAD 234 BB13 MGTREFCLK0P\_221 MGTREFCLK0N\_221 MGTREFCLK0P\_234 L10 × MGTREFCLK0N\_234 MGTREFCLK1P\_234
MGTREFCLK1N\_234

K13
K12

K12 BA11 MGTREFCLK1P\_221 MGTREFCLK1N\_221 MGTYRXP0\_234 A6 pF1\_J\_RECV0
MGTYRXN0\_234 A5 nF1\_J\_RECV0 pF1\_J\_RECV0 nF1\_J\_RECV0 C48 0.1 UF 0402 MGTYTXP0\_234 A11 pF1\_J\_XMIT0
MGTYTXPN0\_234 A10 nF1\_J\_XMIT0 pF1\_J\_XMIT0 nF1\_J\_XMIT0 pF2\_M\_XMIT3 nF2\_M\_XMIT3 pF2\_M\_RECV0 nF2\_M\_RECV0 C49 0.1 UF 0402 0402 0.1 UF C56 MGTYRXP1\_234 A20 pF1\_J\_RECV1
MGTYRXN1\_234 A19 nF1\_J\_RECV1 pF1\_J\_RECV1 nF1\_J\_RECV1 pF2\_M\_XMIT1 nF2\_M\_XMIT1 pF2\_M\_RECV2 nF2\_M\_RECV2 C46 0 1 HF 0402 C57 0402 0 1 HF MGTYTXP1\_234 MGTYTXN1\_234 B13 pF1\_J\_XMIT1 pF1\_J\_XMIT1 nF1\_J\_XMIT1 pF2\_M\_XMIT2 nF2\_M\_XMIT2 pF2\_M\_RECV1 nF2\_M\_RECV1 C47 0.1 UF 0402 0402 0.1 UF C54 pF1\_J\_RECV2 nF1\_J\_RECV2 C44 0.1 UF 0402 0402 0.1 UF C55 MGTYTXP2\_234 A15 pF1\_J\_XMIT2 MGTYTXN2\_234 PF1\_J\_XMIT2 BL11 MGTYTXP2\_221 MGTYTXN2 221 pF1\_J\_XMIT2 nF1\_J\_XMIT2 pF2\_M\_RECV2 nF2\_M\_RECV2 C45 0.1 UF 0402 0402 0.1 UF C50 MGTYRXP3\_234 C19 pF1\_J\_RECV3 MGTYRXN3\_234 pF1\_J\_RECV3 nF1\_J\_RECV3 pF2\_M\_RECV0 nF2\_M\_RECV0 pF2\_M\_XMIT3 nF2\_M\_XMIT3 C42 0.1 UF 0402 0402 0.1 UF C51 pF2\_M\_XMIT0 nF2\_M\_XMIT0 pF1\_J\_XMIT3 pF2\_M\_RECV3 nF2\_M\_RECV3 C43 0.1 UF 0402 0402 0.1 UF C52 0402 0.1 UF C53 FPGA\_VU13P\_A2577 FPGA\_VU13P\_A2577 APOLLO CM W/ DUAL A2577, MK1 9.03: F1 QUADS H, I, J TO F2 QUADS O, N, M В 6089-119



## 9.05: F1 QUAD G TO F2 QUAD P

## GTY QUAD 231 pF1\_G\_XMIT2 nF1\_G\_XMIT2

pF1\_G\_XMIT3 nF1\_G\_XMIT3

THE CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET.

C106 0.1 UF 0402

C105 0.1 UF 0402

C104 0.1 UF 0402

C103 0.1 UF 0402

C102 0.1 UF 0402

C100 0.1 UF 0402

C99 0.1 UF 0402

THE "R0" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR.

THE "R1" PAIR IS SOURCED FROM EXTERNAL CLOCKS DERIVED FROM THE LHC CLOCK.

pF1\_G\_RECV0 nF1\_G\_RECV0

pF1\_G\_RECV2 nF1\_G\_RECV2

pF1\_G\_RECV3 nF1\_G\_RECV3

UNUSED CLOCK INPUTS ARE LEFT OPEN.

THE DATA NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_28G" ELECTRICAL CONSTRAINT SET.

REPLACE THE COUPLING CAPACITORS WITH ZERO-OHM RESISTORS ON BOARDS WHERE FPGA#2 IS REPLACED BY A JUMPER BOARD.



FPGA#2



FPGA\_VU13P\_A2577

FPGA\_VU13P\_A2577

FPGA#1

APOLLO CM W/ DUAL A2577, MK1 9.05: F1 QUAD G TO F2 QUAD P Rev B 6089-119 Wednesday, Januar

