## Instructions for using Clock Builder PRO with the Apollo CMv2

This is initially written for an SI5341. Differences for an SI5395 will be accounted for later.

Step 1 – For the device ID register contents, enter the 8-character string consisting of the synthesizer name [one of ROA, ROB, R1A, R1B, R1C], followed by a lowercase "v", then a 4 digit revision number [in the example "ROAv0001"]. This string will appear later in file names.

In the design notes block, enter a line like the one shown below. It should contain the schematic drawing number and revision [in the example "6089-119-RevA"] and the schematic sheet number where the associated device can be found [in the example :schematic sheet 2.06"].



Step 2 – The SI5341 only comes with Device Revision "D".



Step 3 – In the "I/O Power Supply" box, select "VDDA (3.3V)". That is the only selection that needs to be made on this page.

The device will be run in "I2C" mode, not "SPI". This is selected by having the "I2C\_SEL" pin on the device be not connected. The internal pullup selects I2C.

The base I2C address is 0x77. It is set by configuration resistors on the board. Each of the five synthesizers is on its own single-device I2C bus, so they are all configured for address 0x77.



Step 4 – Generally chose one input for a design and leave all other inputs unused, even if there is a signal that is potentially available. Live switching is not usually needed. For instance, all five synthesizers have a 48 MHz crystal connected to the XA/XB pins. The ROA synthesizer also has a 322.265625 oscillator connected to the INO pins, and an output from the ROB synthesizer connected to the IN1 pins. This design will just use the 322.265625 MHz oscillator. In the "Mode" column for INO select "Enabled" from the popup window. Set the frequency to 322.265625 MHz. Be sure to indicate "MHz" in the value.

Four of the five synthesizers have wiring in place to support "Zero Delay Mode". If it is available, and the application warrants using it, check the "Enable Zero Delay Mode" box and select the output that is connected for ZDM. ZDM is not available for the crystal input. For synthesizer ROA, it is not necessary when using the oscillator on IN\_0, but may be desirable when using the ROB output on IN\_1.

If you wanted to use the crystal instead, then select "Crystal Mode" for the XA/XB input and disable the other inputs. Disable ZDM as well, otherwise an error will be indicated.



Step 5 – For this design, only one input clock is defined and input clock selection is not used.

If input clock selection is needed, the board is designed to support using the "IN\_SEL[1:0]" pins. These pins are driven from I2C registers that appear on schematic sheet 4.03. These registers will power-up with all zeroes on the outputs, so the power-up selection will be the 48 MHz crystal (even if it not enabled).

The input clock selection can also be done from a register.



Step 6 – Enable the outputs that are both connected and will be used by selecting "Enabled (Powered-up with Output Enabled)" in the "Mode" column.

For boards with only FPGA#1 populated, outputs to FPGA#2 should be left disabled. This will both save power and minimize electrical noise. The 100 ohm terminators are internal to the FPGA and are not present if the FPGA is not installed, so the signal will reflect and ring on the PCB traces.

For boards with only FPGA#1 populated and no jumper board in the FPGA#2 site, outputs to the right side of FPGA#1 should be left disabled. This will save power. [Verify that this is true for TCDS signals.]

Some outputs connect to other synthesizers and will only be used under special circumstances. Leave them disabled until needed. This will save power.

The "Disabled State" for each output can be left at "Stop Low".

The "Format" for each output should be set to "LVDS 1.8 V".

Enter the desired frequency for each enabled output. Be sure to indicate "MHz" in the value.

If ZDM is being used, pick the "N0" manual assignment in the "N Divider/DCO/ZDM" column.



Step 7 – This project does not use "DCO Mode"



Step 8 – Unless otherwise known, the frequency planner should be instructed to maximize the number of low jitter outputs.



Step 9 – Unless otherwise known, the LOS (Loss Of Signal) values should be left as is.



Step 10 – The interrupt output pin is connected to an I2C registers that appear on schematic sheet 4.03. It will not actually generate an interrupt. It will be available for polling by the MCU.

Use the default settings unless something different is desired.



## Step 11 - The design dashboard will appear after step 10.

After making any changes, save the design to a project file. The name of the project file should reflect the "Design ID" entered in step 1.

Press "Save". The design dashboard will reappear with a confirmation message.





Step 12 – Export a configuration file that can be downloaded to the hardware. Select "Export" on the dashboard.

In the popup "export" window, select the "Register File" tab.



Under the register file tab, select "C Code Header File". Check the box for "Include pre- and post-...". Press "Save to File". It will be saved as a ".h" file.

