



# **GPY0030B**

# **Audio Driver**

Mar. 28, 2013

Version 1.5



# **Table of Contents**

| <u>P</u> | P | ١ | <u>G</u> | E |
|----------|---|---|----------|---|
|          |   |   |          |   |

| 1. | GENERAL DESCRIPTION                                                                          | 3   |
|----|----------------------------------------------------------------------------------------------|-----|
| 2. | FEATURES                                                                                     | 3   |
| 3. | BLOCK DIAGRAM                                                                                | 3   |
| 4. | SIGNAL DESCRIPTIONS                                                                          | 4   |
|    | 4.1. PAD ASSIGNMENT                                                                          | 4   |
|    | 4.2. PACKAGE PIN ASSIGNMENT                                                                  | 4   |
| 5. | ELECTRICAL SPECIFICATIONS                                                                    | 5   |
|    | 5.1. ABSOLUTE MAXIMUM RATINGS                                                                | 5   |
|    | 5.2. THERMAL CHARACTERISTICS                                                                 | 5   |
|    | 5.3. DC Characteristics ( $T_A = 25^{\circ}C$ )                                              | 5   |
|    | 5.4. TYPICAL PERFORMANCE CHARACTERISTICS                                                     | 6   |
|    | 5.4.1. THD+N vs. Frequency                                                                   | 6   |
|    | 5.4.2. THD+N vs. Output Power                                                                | 7   |
|    | 5.4.3. Output Power vs. Supply Voltage                                                       | 8   |
|    | 5.4.4. Noise                                                                                 | 8   |
| 6. | APPLICATION CIRCUIT                                                                          | 9   |
|    | 6.1. De-pop sound comparison between GPY0030A and GPY0030B: (Double-End Application Circuit) | g   |
|    | 6.2. BTL AMPLIFIER EFFICIENCY                                                                | 10  |
|    | 6.3. Power Dissipation                                                                       | 10  |
|    | 6.4. THERMAL PAD CONSIDERATIONS                                                              | 10  |
| 7. | PACKAGE/PAD LOCATIONS                                                                        | 12  |
|    | 7.1. ORDERING INFORMATION                                                                    | 12  |
|    | 7.2. PACKAGE INFORMATION                                                                     | 12  |
|    | 7.2.1. SOP 8                                                                                 | 12  |
|    | 7.2.2. PDIP 8                                                                                |     |
| 8. | DISCLAIMER                                                                                   |     |
|    | DEVICION LISTORY                                                                             | 4.5 |



# **AUDIO DRIVER**

#### 1. GENERAL DESCRIPTION

The GPY0030B is an audio driver of which gain can be adjusted by external resistor (Maximum gain is 20) and embedded the anti-pop noise circuit to minimize the turn-on and turn-off pop noise. Normally, it is applied for GPC series, GPF series, GPL series and other GENERALPLUS products. The GPY0030B is easily to be used in various applications and products.

#### 2. FEATURES

- Wide operation range: 2.4V 6.8V
- Bridge-Tied Load
- Low distortion: THD+N = 0.15% (Typ.) (For VDD = 5.0V,  $R_L = 8.0\Omega$  &  $P_{out} = 500$ mW)
- High output power:  $P_{OUT}$  = 825mW (For VDD = 5.0V, THD+N =1.0%, f =1.0KHz &  $R_L$  = 8.0 $\Omega$ )
- Low standby current: 1.0µA
- Minimize the turn-on and turn-off pop noise

#### 3. BLOCK DIAGRAM





# 4. SIGNAL DESCRIPTIONS

| Mnemonic | PIN No. | Туре | Description           | Electrical Characteristics |
|----------|---------|------|-----------------------|----------------------------|
| SPN      | 1       | 0    | Audio output negative | -                          |
| SPP      | 2       | 0    | Audio output positive | -                          |
| VSS      | 3       | I    | Power VSS             | -                          |
| INN      | 4       | I    | Signal input negative | -                          |
| ACIN     | 5       | I    | Signal input positive | -                          |
| VREF     | 6       | 0    | Reference voltage     | VDD/2                      |
| CE       | 7       | I    | Chip enable           | -                          |
| VDD      | 8       | I    | Power VDD             | 2.4V - 6.8V                |

# 4.1. PAD Assignment



This IC substrate should be connected to VSS of floated.

Note: To ensure the IC operates properly, please bond all of VDD and VSS pins.

# 4.2. Package Pin Assignment







#### 5. ELECTRICAL SPECIFICATIONS

#### 5.1. Absolute Maximum Ratings

| Characteristics                      | Symbol           | Ratings            |
|--------------------------------------|------------------|--------------------|
| DC Supply Voltage                    | V <sub>+</sub>   | < 7.0V             |
| Input Voltage Range                  | $V_{IN}$         | -0.5V to V+ + 0.5V |
| Operating Temperature                | T <sub>A</sub>   | 0°C to + 60°C      |
| Operating junction Temperature Range | $T_\mathtt{J}$   | -40°ℂ to + 150°ℂ   |
| Storage Temperature                  | Т <sub>sто</sub> | -50°C to + 150°C   |

**Note:** Stresses beyond those given in the Absolute Maximum Rating table may cause permanent damage to the device. For normal operational conditions see AC/DC Electrical Characteristics.

#### 5.2. Thermal Characteristics

| Characteristics                  | Symbol     | Value   | Unit |
|----------------------------------|------------|---------|------|
| SOP-8 Package Thermal Resistance | $R_{THJA}$ | 160     | °C/W |
| COB Package Thermal Resistance   | $R_{THJA}$ | 160~200 | °C/W |

# 5.3. DC Characteristics ( $T_A = 25^{\circ}C$ )

| Item                               | Test Conditions                                                          | Symbol            | Min. | Тур.               | Max. | Unit |
|------------------------------------|--------------------------------------------------------------------------|-------------------|------|--------------------|------|------|
| Operation Voltage                  |                                                                          | $V_{DD}$          | 2.4  | -                  | 6.8  | V    |
| Shutdown Current                   | CE=V <sub>SS</sub>                                                       | I <sub>STBY</sub> | -    | 0.1                | 1.0  | uA   |
| Operating Current                  | $V_{DD}$ = 5.0V, CE= $V_{DD}$ , No Load                                  | I <sub>DD</sub>   | -    | 2.5                | -    | mA   |
| Reference Voltage                  | V <sub>DD</sub> =5.0V                                                    | $V_{REF}$         | -    | V <sub>DD</sub> /2 | -    | V    |
| Input Resister(CE)                 | CE=V <sub>DD</sub>                                                       | R <sub>CE</sub>   | -    | 40                 | -    | kΩ   |
| Input Current(CE)                  | CE=2.3V at V <sub>DD</sub> =5.0V                                         | I <sub>CE</sub>   | -    | 85                 | -    | uA   |
| Total Harmonic  Distortion + Noise | $V_{DD} = 5.0V, R_L = 8.0\Omega,$ $P_{OUT} = 500mW$                      | THD+N             | -    | 0.15               | -    | %    |
| Output Power                       | $V_{DD}$ = 5.0V, THD+N = 1%, f = 1.0KHz & R <sub>L</sub> = 8.0 $\Omega$  | P <sub>OUT</sub>  | -    | 825                | -    | mW   |
|                                    | $V_{DD}$ = 5.0V, THD+N = 10%, f = 1.0KHz & R <sub>L</sub> = 8.0 $\Omega$ | P <sub>OUT</sub>  | -    | 1000               | -    | mW   |
| Output Offset Voltage              | V <sub>IN</sub> =0V                                                      | Vos               | -    | 30                 | -    | mV   |
| Power Rejection Ratio              | f = 1kHz                                                                 | PSRR              | -    | 70                 | -    | dB   |
|                                    | V <sub>DD</sub> = 5.0V, CIN=1.0uF, CVREF=4.7uF                           |                   | -    | 60                 | 90   | ms   |
| Facility Times                     | V <sub>DD</sub> = 5.0V, CIN=1.0uF, CVREF=2.2uF                           | _                 | -    | 45                 | 75   | ms   |
| Enable Time                        | V <sub>DD</sub> = 3.3V, CIN=1.0uF, CVREF=4.7uF                           | T <sub>ON</sub>   | -    | 60                 | 90   | ms   |
|                                    | V <sub>DD</sub> = 3.3V, CIN=1.0uF, CVREF=2.2uF                           |                   | -    | 45                 | 65   | ms   |
|                                    | V <sub>DD</sub> = 5.0V, CIN=1.0uF, CVREF=4.7uF                           |                   | -    | 80                 | 110  | ms   |
| Chutdaum Tima                      | V <sub>DD</sub> = 5.0V, CIN=1.0uF, CVREF=2.2uF                           | ] _ [             | -    | 45                 | 75   | ms   |
| Shutdown Time                      | V <sub>DD</sub> = 3.3V, CIN=1.0uF, CVREF=4.7uF                           | T <sub>OFF</sub>  | -    | 80                 | 110  | ms   |
|                                    | V <sub>DD</sub> = 3.3V, CIN=1.0uF, CVREF=2.2uF                           |                   | -    | 45                 | 75   | ms   |

Note1: Output power =  $(V_{O(PEAK)}^2/2/R_L; V_{O(PEAK)})^*GAIN$ ; so we can get the input range from output power, output loading and audio driver's gain. Note2:  $t_{ON}$  is the time from CE high (chip enable) to SPP or SPN output.





#### 5.4. Typical Performance Characteristics

#### 5.4.1. THD+N vs. Frequency















### 5.4.2. THD+N vs. Output Power















#### 5.4.3. Output Power vs. Supply Voltage







#### 5.4.4. Noise







#### 6. APPLICATION CIRCUIT



#### 6.1. De-pop sound comparison between GPY0030A and GPY0030B: (Double-End Application Circuit)

|     |        |        |          | GPY0030A (           | ② V <sub>DD</sub> = 5.0V |                      |          | GPY  | 030B ( | @ V <sub>DD</sub> = 5.0V |                      |  |
|-----|--------|--------|----------|----------------------|--------------------------|----------------------|----------|------|--------|--------------------------|----------------------|--|
| No. | CIN    | CVREF  | fc (Hz)* | T <sub>ON</sub> (ms) | T <sub>OFF</sub> (ms)    | Pop Sound            | fc (Hz)* | Ton  | (ms)   | T <sub>OFF</sub> (ms)    | Pop Sound            |  |
|     |        |        |          |                      |                          | (mV <sub>p-p</sub> ) |          | Тур. | Max.   |                          | (mV <sub>p-p</sub> ) |  |
| 1   | 0.1uF  | 0.1uF  | 318      | 15                   | 5                        | 300                  | 318      | 30   | 60     | 20                       | 81.3                 |  |
| 2   | 0.22uF | 0.22uF | 145      | 15                   | 5                        | 362.5                | 145      | 30   | 60     | 20                       | 187.5                |  |
| 3   | 1.0uF  | 0.1uF  | 31.8     | 15                   | 5                        | 812.5                | 31.8     | 40   | 70     | 40                       | 162.5                |  |
| 4   | 1.0uF  | 2.2uF  | -        | -                    | -                        | -                    | 31.8     | 45   | 75     | 45                       | 118.8                |  |
| 5   | 1.0uF  | 4.7uF  | -        | -                    | -                        | -                    | 31.8     | 60   | 90     | 80                       | 106.3                |  |

Note1: When switching GPY0030A to GPY0030B, customers don't need to change external component and pop sound level is lower than GPY0030A. For more details about the differences between GPY0030A and GPY0030B, please refer to DCN.

Note4: High Pass Filter Frequency  $fc=1/(2\pi \cdot R_{IN} \cdot C_{IN})$ , RIN=RI+5K=5K (i.e. RI=0  $\Omega$ ). Option 1 will lose some lower frequency response in both GPY0030A & GPY0030B.

**Note2:** Pop sound level measurement condition (RI=0 $\Omega$ , input tied to ground and 8 $\Omega$  Speaker).

Note3: If customers need even lower pop sound level(GPY0030B), we recommend using option 5's capacitor value. Option 3 is GPY0030A data sheet default value



#### 6.2. BTL Amplifier Efficiency

The following equations are basis for calculating amplifier efficiency.

Efficiency = 
$$\frac{\text{Output Power}}{\text{Input Power}} = \frac{P_{\text{OUT}}}{P_{\text{SUP}}}$$
(1)

Where

$$P_{OUT} = \frac{V_{O.RMS}^2}{R_I} = \frac{V_P^2}{2R_I}$$
 (2)

$$V_{O.RMS} = \frac{V_{P}^2}{\sqrt{2}}$$
 (3)

$$P_{SUP} = V_{DD} \times I_{DD,AVG} = V_{DD} \times \frac{2V_{P}}{\pi R_{L}}$$
 (4)

Efficiency of a BTL configuration:

$$\frac{P_{\text{OUT}}}{P_{\text{SUP}}} = \frac{\pi V_{\text{P}}}{4V_{\text{DD}}} \tag{5}$$

$$P_{D} = P_{SUP} - P_{OUT}$$
 (6)

Table-1 Efficiency vs. Output Power in 3.3V  $8\Omega$  BTL System

| P <sub>OUT</sub> (W) | Efficiency (%) | V <sub>P</sub> (V) | P <sub>D</sub> (W) |
|----------------------|----------------|--------------------|--------------------|
| 0.125                | 33.6           | 1.41               | 0.26               |
| 0.250                | 47.6           | 2.00               | 0.29               |
| 0.375                | 58.3           | 2.45*              | 0.28               |

<sup>\*</sup> High-peak voltage values cause the THD to increase.

#### 6.3. Power Dissipation

Power Dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. Equation 7 states the maximum power dissipation point for a single-ended mode operating at a given supply voltage and driving a specified output load.

$$P_{D,MAX} = (V_{DD})^2/(2\pi^2 R_L)$$
 Single-Ended (7)

However, a direct consequence of the increased power delivered to the load by bridge amplifier is an increment in internal power dissipation point for a bridge amplifier operating at the same conditions.

$$P_{D.MAX} = 4(V_{DD})^2/(2\pi^2 R_L)$$
 Bridge-Mode (8)

Since the GPY0030B has two operational amplifiers in one

package, the maximum internal power dissipation is four times that of a single-end amplifier. The maximum power dissipation from equation 8 must not be greater than the power dissipation that results from the equation 9.

$$P_{D,MAX} = (T_{J,MAX} - T_{J}) / \theta_{JA}$$
(9)

For SOP-8 package with and without thermal pad, the thermal resistance ( $\theta_{JA}$ ) is equal to 60°C/W and 160°C/W, respectively.

Since the maximum junction temperature ( $T_{J.MAX}$ ) of GPY0030B is 150°C and ambient temperature ( $T_A$ ) is defined by the power system design, the maximum power dissipation which the IC package is able to handle from equation 9. Once the power dissipation is greater than the maximum limit ( $P_{D.MAX}$ ), either the supply voltage ( $V_{DD}$ ) must be decreased, the load impedance ( $R_L$ ) must be increased, or the  $\theta_{JA}$  must be reduced with heat-sink.

Example:  $V_{DD}$ =6.0V, Load=8 $\Omega$ ,  $T_A$ =30°C, GPY0030B SOP-8 without thermal pad ( $\theta_{JA}$ =160°C/W).

From equation 9:

$$P_{D,MAX} = (150-30)/160 = 0.75W < 4(V_{DD})^2/(2\pi^2 R_L) = 0.913W$$

Decrease Power Voltage V<sub>DD</sub> to 5V.

$$P_{D.MAX} = (150-30)/160 = 0.75W > 4(V_{DD})^2/(2\pi^2 R_L) = 0.634W$$

#### 6.4. Thermal Pad Considerations

The thermal pad must be connected to ground. The package with thermal pad of the GPY0030B requires special attention on thermal design. If the thermal design issues are not properly addressed, the temperature beyond the limitation will cause damage to the GPY0030B (150°C). The GPY0030B may not function or meet expected performance at this temperature.

Thermal pad on the bottom of GPY0030B should be soldered down to a copper pad on the circuit board. Heat can be conducted away from the thermal pad through the copper plane to ambient. The copper plane used to conduct heat away from the thermal pad should be as large as practical.

If the ambient temperature is higher than 25°C, a larger copper plane or forced-air cooling will be required to keep the GPY0030B junction temperature below maximum junction temperature (150°C).



Table-2 Output Power vs. Junction Temperature in BTL System (T<sub>A</sub>=25°C)

| Output Power P <sub>OUT</sub> (W) | Efficiency<br>(%) | Internal<br>Dissipation<br>P <sub>D</sub> (W) | Power From<br>Supply<br>P <sub>SUP</sub> (W) | V <sub>OUT</sub><br>Peak-to-Peak<br>V <sub>P</sub> (V) | Junction Temperature T <sub>J</sub> - SOP-8 (°C) (θ <sub>JA</sub> =160 °C/W) | Junction Temperature T <sub>J</sub> – COB (°C) (θ <sub>JA</sub> =180 °C/W) |
|-----------------------------------|-------------------|-----------------------------------------------|----------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|
|                                   |                   | V <sub>DD</sub> =                             | = 3.3V, Load=8Ω Sy                           | ystem                                                  |                                                                              |                                                                            |
| 0.25                              | 47.6              | 0.28                                          | 0.53                                         | 2.00                                                   | 69.8                                                                         | 70.0                                                                       |
| 0.4                               | 60.2              | 0.26                                          | 0.66                                         | 2.53                                                   | 66.6                                                                         | 71.8                                                                       |
| 0.55                              | 70.7              | 0.22                                          | 0.77                                         | 2.97                                                   | 60.2                                                                         | 64.6                                                                       |
|                                   |                   | $V_{DD}$                                      | = 5V, Load=8 Ω Sys                           | stem                                                   |                                                                              |                                                                            |
| 0.5                               | 44.4              | 0.63                                          | 1.13                                         | 2.83                                                   | 125.8                                                                        | 138.4                                                                      |
| 1                                 | 62.8              | 0.59                                          | 1.59                                         | 4.00                                                   | 119.4                                                                        | 131.2                                                                      |
| 1.27                              | 70.7              | 0.52                                          | 1.79                                         | 4.50                                                   | 108.2                                                                        | 118.6                                                                      |
|                                   |                   | V <sub>DD</sub> =                             | 6.8V, Load=8Ω S                              | ystem                                                  |                                                                              |                                                                            |
| 0.15                              | 17.9              | 0.69                                          | 0.84                                         | 1.55                                                   | 135.4                                                                        | 149.2                                                                      |
| 0.75                              | 39.8              | 1.12                                          | 1.87                                         | 3.45                                                   | 204.2*                                                                       | 226.6*                                                                     |
| 1.18                              | 50.2              | 1.17                                          | 2.35                                         | 4.35                                                   | 212.2*                                                                       | 235.6*                                                                     |
| 2.33                              | 70.4              | 0.98                                          | 3.31                                         | 6.10                                                   | 181.8*                                                                       | 201.4*                                                                     |

<sup>\*</sup>  $T_J$  must be less than  $T_{J.MAX}$  (150°C).

<sup>\*\*</sup>  $T_J = \theta_{JA} \times P_D + T_A$ ;  $\theta_{JA}(SOP-8) = 160^{\circ}C/W$ ;  $\theta_{JA}(COB) = 180^{\circ}C/W$ 



# 7. PACKAGE/PAD LOCATIONS

# 7.1. Ordering Information

| Product Number   | Package Type                    |
|------------------|---------------------------------|
| GPY0030B - C     | Chip form                       |
| GPY0030B - HS01x | Green Package - SOP8 (150mil)   |
| GPY0030B - HD01x | Green Package - PDIP 8 (300mil) |

**Note:** Package form number (x = 1 - 9, serial number).

# 7.2. Package Information

# 7.2.1. SOP 8



| Complex               |       | Dimension in inch |       |  |  |  |
|-----------------------|-------|-------------------|-------|--|--|--|
| Symbol                | Min.  | Тур.              | Max.  |  |  |  |
| Α                     | 0.053 | -                 | 0.069 |  |  |  |
| <b>A</b> <sub>1</sub> | 0.004 | -                 | 0.010 |  |  |  |
| b                     | -     | 0.016             | -     |  |  |  |
| D                     | 0.189 | -                 | 0.196 |  |  |  |
| E                     | 0.150 | -                 | 0.157 |  |  |  |
| е                     | -     | 0.050             | -     |  |  |  |
| н                     | 0.228 | -                 | 0.244 |  |  |  |
| L <sub>1</sub>        | 0.016 | -                 | 0.050 |  |  |  |
| у                     | -     | -                 | 0.004 |  |  |  |



# 7.2.2. PDIP 8







#### 8. DISCLAIMER

The information appearing in this publication is believed to be accurate.

Integrated circuits sold by Generalplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. GENERALPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, GENERALPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. GENERALPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by GENERALPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only.





# 9. REVISION HISTORY

| Date                                | Revision # | Description                                  | Page |
|-------------------------------------|------------|----------------------------------------------|------|
| MAR. 28, 2013                       | 1.5        | Modify section 6.4.                          | 10   |
|                                     |            | 1. Modify table in section 5.1.              | 5    |
| OCT. 31, 2012                       | 1.4        | 2. Add section 5.2.                          | 5    |
|                                     |            | 3. Add section 6.2.                          | 10   |
| ADD 44 0040                         | 4.0        | 1. Modify DC Characteristics in section 5.2. | 5    |
| APR. 14, 2010 1.3                   | 1.3        | 2. Modify table in section 6.1.              | 9    |
| · · · · · · · · · · · · · · · · · · |            | 1. Modify the diagram in section 6.          | 9    |
| FEB. 01, 2008                       | 1.2        | 2. Add Comparison table in section 6.1.      | 9    |
|                                     |            | 1. Modify DC Characteristics in section 5.2. | 5    |
| DEC. 03, 2007                       | 1.1        | 2. Modify the diagram in section 6.          | 9    |
| JUL. 26, 2007                       | 1.0        | Original                                     | 14   |

15