# Introduction

Although the lab was divided into three sections, the overall goal was to build a basic general-purpose processor. The first section of the lab needed an Arithmetic Logic Unit (ALU), which performed several duties in various states. Using prior lab components such as a finite state machine (FSM), a 4x16 decoder, and a Seven Segment Display (SSEG). These were linked together using a block diagram to display a student number as well as the solutions to each provided function. Part 2 requires changing the ALU into the same block diagram, but now displaying new, more difficult functions using A and B as input, with "B" being the final two digits of the student number and "A" being the two before. The final portion of this experiment had us compare the student number to the values of "B" to see if any digit of "B" was less than each value of the student number. This was accomplished by altering both the ALU to compare and the SSEG code to show a "Y" or "N" value. A student number SSEG block and a modified SSEG block were added to the block diagram. A waveform was constructed for each portion of the lab in order to input values for "A" and "B," reset the clock and FSM, and show the solutions to the functions and student number.

# Results

**Components:** These are the necessary components that need to be implemented before starting the lab. Seven Segment Display



This is the Seven Segment Display (SSEG) VHDL program, and the program determines the output of the components. The 1's represent a "on light," while the 0's represent a "off light," and by combining the 1's and 0's, we can get single digit numbers (0-9) or letters in HEX (A-F or 10-15) that represent the corresponding value in decimal, which are utilized to calculate the output from our inputs. When we have a negative decimal value, the variable ledss will show "0000001" or a "-" on SSEG to indicate that it is negative. However, if the number is larger than 0, the ledss value will be "00000000," indicating that there is no "-" and the value is positive.

## Seven Segment Modified



This is the VHDL program of the seven-segment display modified, the purpose of this is to print "y" or "n", which is used in part 3 of the lab. When the conditions are true the output should be "Y", which is "y" on the SSEG and when the conditions are false the output should be "N", which is "n" on the SSEG. Therefore, with the help of his code, we will be able to successfully complete part 3 of the lab.

#### Latch

```
Section of the state of the sta
```



This figure represents the VHDL program to simulate a latch. A latch is a data storage device that uses the feedback lane to store data. Until the device is set to 1, the latch saves 1 -bit. When the enable input is set to 1, the latch alters the stored data and continually tries the inputs. The bottom figure represents the block diagram of a latch and how the inputs and outputs pins are constructed to provide an accurate result.



This figure represents the latch whose function is to momentarily store the input A and then deliver it as the output. Since there is "0000000" meaning no output for the first input, input A is temporarily held here. Following that, the input is transmitted as the output.

#### Decoder

This figure represents a VHDL program that simulates a decoder that is a logic gate-based combinational circuit. A decoder circuit converts a collection of digital input signals into its output's corresponding decimal code. A decoder produces 2N outputs for N inputs. A decoder is a logic gate-based combinational circuit. Moreover, here we see a 4x16 decoder and a 4x16 decoder has 4 inputs and 16 outputs, with the outputs turning high for each 4-bit input.





These figures represent the truth table and circuit diagram of a decoder. We can see how the 4x16 decoder is implemented using logic gates.



This figure is the waveform of the decoder. We can see how there are lots more outputs than there are inputs. This is due to the logic gates and truth table shown above.

### **FSM**

The VHDL code for the Finite State Machine is depicted in these pictures. We can see how we have four input clocks that will keep the outputs and inputs steady, and how clock pulses trigger flip-flops. We have data in, which changes the state to 0 or 1 based on the input, and reset, which puts the state machine in a predefined state. We have the student id output, which represents each digit of the student ID (501087861). Finally, we have the output current state, which will maintain track of the current state of the FSM and output the student id depending on that state. Later on, we find that we have state types of s0-s8, which reflect what the next state is when the mealy machine goes on when the data in is either 0 or 1. Following that are conditional expressions that will maintain track of the machine's current state depending on the FSM states and when data in input is either 0 or 1. If the input is 0, the state remains unchanged; if the input is 1, the state changes while showing the digit in the student ID at that time. The program's bottom section shows the binary representation of each digit in the student ID for each state. This will help the SSEG in understanding what needs to be outputted.



This figure represents the block diagram of the FSM, we can see how the input and outputs are connected.



We can see that this figure is the correct waveform of the FSM since it displays the current states from 0-8, which we defined in the VHDL program shown above and at each state it represents the correct student ID binary value. For example, at start 0 it shows 0101(5). 2nd is 0000(0), 3rd is 0001(1) and so on. Which is the correct output shown in the VHDL program.

### Part 1

To finish the processor for parts one to six, an ALU must be built. An ALU is a component that receives a 16-bit input (current state) from the decoder and performs a specific operation on A and B (two inputs generated by the latch outputs). Due to the present state switching to the next states, the operation that the ALU executes will likewise change, however, the student ID will stay constant. Finally, the outcome is then shown on the SSEG.



This figure represents the Block Diagram for problems 1 to 6, where we connect the components together to get the desired output.



This figure represents an ALU. This is where all the computation occurs and where we enter the input for each case and get the output once the system is connected. This means its is the portion of a central processing unit that performs arithmetic and logic operations for problem 1.



This figure represents the waveform for the block diagram.

### Part 2

We were given particular functions with varied microcode instructions for the ALU to compute in the second set. This ALU works in the same way as the first. Similar to the first diagram, this diagram takes two latch outputs as inputs and then, based on the decoder output, executes the relevant operation on the two latch outputs. Therefore, the only components that were modified were the ALU and the Block Diagram. Thus, the result is then divided into two outputs, each representing the first and last 4 digits of the binary value.

```
USE IEEE.STD LOGIC 1164.ALL;
USE IEEE.STD LOGIC UNSIGNED.ALL;
          USE IEEE.NUMERIC STD.ALL;
      HENTITY ALUZG IS
               PORT (
    Clk : IN std_logic;
                    CIR: IN SCG [OGIC:
A, B: IN unsigned(7 DOWNTO 0);
student_id: IN unsigned(3 DOWNTO 0); --4 bit student id from FSM
OP: IN unsigned(15 DOWNTO 0);
Neg: COT std logic;
R1: COT unsigned(3 DOWNTO 0);
11
12
13
14
15
                     R2 : OUT unsigned(3 DOWNTO 0)
       END ALUZG:
16
17
18
      BARCHITECTURE calculation OF ALUZG IS

SIGNAL Reg1, Reg2, Result : unsigned(7 DOWNTO 0) := (OTHERS => '0');

SIGNAL Reg4 : unsigned(0 TO 7);
19
20
21
22
23
24
25
26
27
28
30
31
32
33
               Real <= A:
               Reg2 <= B;
PROCESS (Clk, OP)
      IF (rising_edge(Clk)) THEN
CASE OP IS
                                      Result(0) <= Reg1(7);
Result(1) <= Reg1(6);
                                      Result(2) <= Reg1(5);
                                      Result(3) <= Reg1(4);
Result(4) <= Reg1(3);
Result(5) <= Reg1(2);
34
```

```
Result(6) <= Reg1(1);
Result(7) <= Reg1(0);
Neg <= '0';
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
57
58
59
60
                                   WHEN "00000000000000010" =>
                                         Result <= Reg1 SLL 3;
                                   MHEN "0000000000000100" =>
                                        EM "00000000000000100" =>
Result(7) <= NOT Reg2(7);
Result(6) <= NOT Reg2(6);
Result(5) <= NOT Reg2(4);
Result(4) <= NOT Reg2(4);
Result(3) <= Reg2(3);
Result(3) <= Reg2(2);
Result(1) <= Reg2(1);
Result(0) <= Reg2(0);
                                   MHEN "000000000001000" =>
                                        IF (Reg1 <= Reg2) THEN
  Result <= Reg1;</pre>
                                              Result <= Reg2;
61
62
63
64
65
66
                                   WHEN "00000000000010000" => Result <= (Reg1 + Reg2) + 4;</pre>
                                   WHEN "0000000000100000" => Result <= Reg1 + "00000011";</pre>
                                   WHEN "00000000010000000" =>
67
68
                                         Result(0) <= Reg1(0);
Result(1) <= Reg2(1);
```

```
Result(2) <= Reg1(2);
Result(3) <= Reg2(3);
Result(4) <= Reg1(4);
Result(4) <= Reg1(4);
Result(5) <= Reg1(5);
Result(6) <= Reg1(6);
Result(6) <= Reg1(6);
Result(6) <= Reg1(6);
Result(7) <= Reg1(7);
Result(6) <= Reg2(7);
Result(7) <= Result(7) <= Reg2(7);
Result(7) <= Result(7) <= Reg2(7);
Result(7) <= Reg2(7);
Result(7) <= Result(7) <= Result(7) <= Reg2(7);
Result(7) <= Result(7) <
```

This figure represents an ALU. This is where all the computation occurs and where we enter the input for each case and get the output once the system is connected. This means this is the portion of a central processing unit that performs arithmetic and logic operations for problem 2.



This figure represents the Block Diagram for problem 2, where we connect the components together to get the desired output.



This figure represents the waveform for the block diagram.

# Part 3

The student ID supplied by the decoder will also have an effect on the output of this ALU. In this case, function F was given problem set 3. Meaning, the ALU must specifically verify if the latch output (A) is less than the student id digit, and then output "0001" if true and "0000" if false. In addition, a modified seven-segment display is implemented, which displays the characters Y and N.

```
0
                                                                                                                                                                   ALUSENA
                                                                                                                                                                                 latch L.vhd
                                                                                      ALU.vbd
                                                                                                                                  decoder.vhd
 图 | 的位置 | 水水 | 白色 白色 数 | 《三 | 数 | 以 水 | 土 河 图 数
      USE ieee.std logic_1164.ALL;
     USE ieee.std_logic_unsigned.ALL;
USE ieee.numeric_std.ALL;
  6 HENTITY ALUSE IS
          PORT (
clock : IN std_logic;
          clock: IN std logic;
A, B: IN unsigned(7 DOWNTO 0);
student id: IN unsigned(3 DOWNTO 0);
OP: IN unsigned(15 DOWNTO 0);
R2: OUT unsigned(3 DOWNTO 0)
);
 10
11
       END ALUSE;
 14
 15
16
17
     MARCHITECTURE aluCalc OF ALU3F IS
         SIGNAL reg1, result : unsigned(7 DOWNTO 0) := (OTHERS -> '0');
SIGNAL reg2, reg3 : unsigned(0 TO 7);
     HBEGIN
           real or Ar
           reg2 <- Reg1 REM 100; -- this is the digit in the ones place
reg3 <= ((Reg1 REM 100)/10); -- this is the digit in the tens place
 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 |
            PROCESS (clock, OP)
               IF (rising_edge(clock)) THEN
                    -- In this case *000000001"-Yes, and *00000000"-No
                  result <= "000000000";
 34
                          END IF:
 <<Search>>
35
                     36
37
38
39
40
41
42
43
44
45
46
47
                        IF (reg2 < student_id OR reg3 < student_id) THEN
  result <= "00000001";</pre>
    ė
                        ELSE
result <= "000000000";
                        END IF:
                     IF (reg2 < student_id OR reg3 < student_id) THEN
result <= "00000001";</pre>
    目
                        ELSE
                       result <= "000000000";
END IF;
49
50
51
52
53
54
55
56
57
58
60
61
62
63
64
                     WHEN "0000000000001000" =>
                        IF (reg2 < student id OR reg3 < student_id) THEN result <= "00000001";
    ė
    b
                            result <= "000000000";
                        END IF:
                     WHEN "00000000000010000" ->
                       IF (reg2 < student id OR reg3 < student id) THEN
  result <= "00000001";</pre>
                        ELSE
                        result <= "000000000";
END IF;
65 B
66 F
67 B
                        IF (reg2 < student_id OR reg3 < student_id) THEN
result <= *00000001";</pre>
                         ELSE
                             result <= "000000000";
_
69
70
71
                         END IF:
                      WHEN "000000001000000" ->
     自十日
                         IF (reg2 < student_id OR reg3 < student_id) THEM
  result <= "00000001";</pre>
72
73
74
75
76
77
78
79
80
81
                         ELSE
                        result <= "000000000";
END IF;
                      WHEN "00000000100000000" =>
                         IF (reg2 < student_id OR reg3 < student_id) THEM
    result <= "00000001";</pre>
                         ELSE
                             result <= "000000000";
82
                         END IF;
83
84
85
86
87
                      WHEN "0000000100000000" =>
                         IF (reg2 < student_id OR reg3 < student_id) THEN
  result <= "00000001";</pre>
88
89
90
                         ELSE
                         result <= "000000000";
END IF;
91
92
                     WHEN OTHERS => result <= "000000000";
 93
94
95
                  END CASE:
           END PROCESS;
96
          R2 <= result(3 DOWNTO 0);
98 END aluCalc;
```

This figure represents an ALU. This is where all the computation occurs and where we enter the input for each case and get the output once the system is connected. This means this is the portion of a central processing unit that performs arithmetic and logic operations for problem 3.



This figure represents the Block Diagram for problems 1 to 6, where we connect the components together to get the desired output.



This figure represents the waveform for the block diagram.

# Conclusion

In conclusion, this lab experiment broadened my understanding of general processor fundamentals and the theory behind machines. The generic processor is a device that performs certain operations using two binary values supplied via latches. The processor for the lab switches between 9 states from the finite state machine, allowing different tasks to be done. A decoder is also used to transform the finite state machine's 4-bit output to a 16-bit output for the ALU to understand. A computer has an ALU built inside to perform necessary calculations.

The difficulty faced in this face was messing up connecting the block diagram for problem 1, therefore, re-making the block diagram with problem configuration solved the problem and produced the correct output.

### References

Agarwal, T. (2019, October 15). How to design a 4 to 16 decoder using 3 to 8 decoder. ElProCus. Retrieved December 1, 2022, from

https://www.elprocus.com/designing-4-to-16-decoder-using-3-to-8-decoder/