# Computer Architecture COL216 <a href="MIPS Simulator - Assignment 4">MIPS Simulator - Assignment 4</a>

Arpit Chauhan, 2019CS10332 Aman Gupta, 2019CS10673 10/04/2021

# **Description**

In this assignment, we have written a C++ program that reads a MIPS assembly language program as input and executes it as per MIPS ISA by maintaining internal data structures representing processor components such as Register File and Memory. We have developed a model for the Main Memory which can be thought of as a 2-dimensional array of ROWS and COLUMNS with DRAM timing values ROW\_ACCESS\_DELAY and COL\_ACCESS\_DELAY in cycles. The memory access has been made non-blocking so that subsequent instructions don't always wait for the previous instructions to complete. Memory Request Ordering has been incorporated in this assignment to execute the program even faster.

# **Input / Output**

- The input to the program will be a text file containing MIPS instructions, along with 2 arguments, ROW\_ACCESS\_DELAY and COL\_ACCESS\_DELAY.
- Each instruction will be in a new line.
- The allowed instructions are: add, sub, mul, beq, bne, slt, j, lw, sw, and addi.
- If any instruction does not follow MIPS convention, then a corresponding error is thrown along with the line number.
- If all the instructions are syntactically correct, then the program starts executing the operations starting from the first instruction.
- The labels must also follow MIPS convention i.e. must start with a letter, maybe followed by letters, numbers, or "\_", must be terminated by ":" and should be unique.
- At every clock cycle, we print the executed instruction, modified registers(if any), Data Memory, and activity on the DRAM such as row buffer updates.
- After the execution completes, relevant statistics such as total execution time in cycles, total number of row buffer updates, Data memory used, Instruction memory used etc are consoled out along with the Integer Registers and Data Memory.

# Approach / Algorithm

- Each instruction occupies 4 bytes and is executed in one clock cycle except for lw and sw.
- For lw(READ) and sw(WRITE) operations, activating the corresponding row takes zero, one or two times ROW\_ACCESS\_DELAY cycles depending upon

- the current row in the row buffer . Then copying/updating the data in the row buffer takes COL\_ACCESS\_DELAY cycles.
- But the program does not wait for the lw/sw instruction to finish, it continues executing the following instructions unless there is some dependency on the ongoing lw/sw instruction.
- While some lw/sw instruction is being processed in the DRAM, if the program
  encounters another lw/sw request which has no dependency on any previous
  instruction not completed yet, the new DRAM request is pushed into a queue
  which is then reordered to minimize the number of Row Buffer updates and
  thus the total execution time of the program.
- While reordering, those instructions whose concerned row is already present in the row buffer are given priority and pushed ahead in the queue.
- In case there is some dependency on a register which is present in an instruction in the queue, we try to prioritize that instruction in some cases to speed up the execution.
- We maintain an iterator named Program Counter: pc, that always contains
  the address of the next instruction to be executed. This counter is updated
  after each instruction execution.
- The program ends when pc exceeds the address of the last instruction. Relevant statistics of the entire MIPS program are then printed.

### --- Strengths

- Whenever a lw/sw request is being processed in the DRAM, the remaining queue is reordered such that any instruction which requires the same row buffer is executed next on priority basis.
- This design does not copy back a row if only read operations are performed on it thereby saving a significant amount of time. This is done using a dirty bit.
- This design also checks if we can reorder the queue such that any blocking register gets freed earlier than usual to save time.
- The queue is reordered during the execution time; no additional lookahead or storage is needed at the time of compilation of the code.
- The simulator outputs a very detailed log of the execution of the MIPS program which is very useful for the user.

#### --- Weaknesses

- The process of reordering the instruction with the help of just the current blocking register can lead to increment in the total CPU time for specific test cases.
- Use of lookahead during runtime or additional storage during compilation might help in reduction of total clock cycles, which is not considered in this design.
- MIPS convention only accepts Immediate value upto 2^16 only, which makes the memory beyond the limit inaccessible.
- The design can be made even cheaper and more organised by making the code modular so that it is easier to test and refactor.

#### **ERROR HANDLING**

All errors are reported with the appropriate line number and reason for the user to debug.

## 1. Syntax Error

A syntax error is thrown in the following cases:

- If an invalid instruction is provided to the code.
- If the operands of any instruction do not follow the convention specified by MIPS ISA.
- If the integer value of an I-type immediate value is larger than 2<sup>16</sup> bits
- If a label is not in the specified format or is repeated twice.
- If the total number of instructions exceeds the allotted space for Instruction memory.

Note: The extra whitespaces or indentation are ignored by the program

#### 2. Execution Error

An Execution error occurs in the following cases:

- The instructions beq, bne, or j asks for a label that has not been initialized.
- If the data memory exceeds the allotted space for data. Or asks for an invalid memory address. (Like not a multiple of four or negative)
- If an instruction tries to modify the value of the zero register.

#### **TESTING**

- To test the code, save the MIPS code in a text file in the same directory as the main file and then run the command {{ ./a4.out (Name of Test File) (ROW\_ACCESS\_DELAY) (COL\_ACCESS\_DELAY) }}. The output of the function will be saved in a file and any error if any will be reported on the console.
- We have done extensive testing as a part of the assignment to check the validity of the MIPS simulator. The test cases have been added to the Zip folder.
- "make run input=<test case>" command will execute the test case first for the minor model and then for this assignment. Relevant statistics for both of them are printed for comparative analysis.
- All the allowed instructions with labels are included in the test cases to check the validity of each of them.
- Details of execution performed in each cycle along with the state of Registers and Data Memory are stored in the output which help to check the validity of the MIPS simulator.
- We have attempted to handle syntax errors and execution errors of almost every type and tested them rigorously.

| FND |  |
|-----|--|
|-----|--|