

# 体系结构实验课——深入浅出地了解仿真器

by 郭天宇

# 我是谁——简单自我介绍

个人主页 https://gty111.github.io/

中山大学 计算机学院 研究生一年级

研究方向:体系结构——GPU相关

对实验部分有问题或有其他问题,可以联系我 guoty9[at]mail2.sysu.edu.cn

# 和仿真器相关的一些概念

## 功能仿真和时序仿真

- 功能仿真
  - 捕捉和模拟基本的指令语义
  - 更新处理器状态(寄存器,存储,...) 程序的本质就是状态机
  - 生成正确的程序输出
- 时序仿真
  - 一般要实现功能仿真
  - 实现各种微体系架构
  - 通过捕捉事件的时序信息来获得程序的执行时间
- 功能仿真要比时序仿真快

# 和仿真器相关的一些概念

## 功能仿真和时序仿真

课后思考:GPGPU-Sim中有类似的功能仿真和时序仿真吗?

- 功能仿真
  - 捕捉和模拟基本的指令语义
  - 更新处理器状态(寄存器,存储,...) 程序的本质就是状态机
  - 生成正确的程序输出
- 时序仿真
  - 一般要实现功能仿真
  - 实现各种微体系架构
  - 通过捕捉事件的时序信息来获得程序的执行时间
- 功能仿真要比时序仿真快

https://pages.cs.wisc.edu/~sinclair/courses/cs752/fall2020/handouts/lecture/archSim.pdf

## **Execution vs. trace-driven**

- Trace-driven 仿真
  - 真实执行程序并在执行过程中生成trace信息



• 仿真器读入trace信息来进行仿真

- Execution-driven 仿真
  - 仿真器真正"执行"程序



## **Execution vs. trace-driven**

- Trace-driven 仿真
  - 真实执行程序并在执行过程中生成trace信息



• 仿真器读入trace信息来进行仿真

- Execution-driven 仿真
  - 仿真器真正"执行"程序



# 实验课需要了解的仿真器

• gem5

Accel-Sim(include GPGPU-Sim)

# gem5学术界的地位

# 谷歌学术搜索gem5有8370条相关结果



而gem5正式发布的论文"The gem5 simulator"有高达5172的引用次数

# gem5工业界的地位和未来发展

• 同时也被许多工业界公司使用,包括ARM、AMD、Google、 Micron(美光科技)、HP(惠普)、Samsung等。

· 许多公司也积极为gem5添加了新功能或改进了现有功能。

• 近年来, gem5社区仍在积极更新与开发, 以支持未来15年的计算机架构研究。

# gem5是什么

- 前身为密歇根大学的m5项目与威尼斯康星大学的GEMS项目。 2011年m5与GEMS合并为gem5
- 是计算机系统和体系结构研究的模块化平台,包括系统级体系结构和处理器微体系结构
- 是社区主导并开放管理的(开源)
- 最初是为学术界的计算机体系结构研究而设计的,但它 现在已经发展成为学术界、工业界用于研究和教学方面 的计算机系统设计



https://www.gem5.org/

# gem5仿真器是做什么的

• gem5是一个**模块化**离散事件驱动的计算机系统模拟器平台。这意味着,架构研究人员在研究新架构时,只需添加或修改特定于目标的功能模块,而不需要了解模拟器的方方面面。

• 同时,也使得gem5容易与其他模拟器联合仿真,构建联合模拟器平台或搭建自己的模拟系统,目前已有许多工作基于gem5开发了模拟平台。

# gem5由什么语言编写?

gem5主要由C++和python编写的。

- 其中C++占绝大多数,主要负责底层架构的具体实现等
- python则负责对象的初始化、配置和模拟控制等。

另外包含了两个领域特定语言DSL

- 其中ISADSL负责统一二进制指令的解码和语义规范
- SLICC用于实现缓存一致性协议。

# gem5的仿真模式:

# Full system mode (FS)

- 启动完整的基于Linux的操作系统(例如Ubuntu20.04)
- · 支持各种IO和其他外设等
- 可以更好地执行多线程基准
- 提高了仿真精度,提供更真实的交互

# Syscall emulation mode (SE)

- 不引导操作系统,内部模拟操作系统,模拟系统调用
- 简化了地址翻译模型,是一个无调度的简单模型
- 没有线程调度器,线程必须静态映射,限制了多线程应用
- 具有较快的仿真速度

# gem5的主要模块:



https://zhuanlan.zhihu.com/p/530336703

# GPGPU-SIM学术界的地位 谷歌学术搜索gpgpu-sim有1650条相关结果



而gpgpu-sim发布的论文"Analyzing CUDA workloads using a detailed GPU simulator" 有高达1893的引用次数

# **GPGPU-SIM** History(paper)

#### **2009 ISPASS**

### **Analyzing CUDA Workloads Using a Detailed GPU Simulator**

Ali Bakhoda, George L. Yuan, Wilson W. L. Fung, Henry Wong and Tor M. Aamodt

#### **2020 ISCA**

Accel-Sim: An Extensible Simulation Framework for Validated GPU Modeling

Mahmoud Khairy, Zhesheng Shen, Tor M. Aamodt, Timothy G. Rogers

#### **2021 MICRO**

**AccelWattch: A Power Modeling Framework for Modern GPUs** 

Vijay Kandiah, Scott Peverelle, Mahmoud Khairy, Junrui Pan, Amogh Manjunath, Timothy G. Rogers, Tor M. Aamodt, Nikos Hardavellas

## Main character about GPGPU-SIM

Accel-sim/gpgpu-sim\_distribution
Contributors





Tor Aamodt

Professor, Electrical and Computer Engineering, University of British Columbia





student

**Tim Rogers** 

**Associate Professor, Computer Engineering, University of Purdue University** 





Mahmoud Khairy Abdallah

PhD, Computer Engineering, University of Purdue University



# GPGPU-Sim是什么?

• 一个针对NVIDIA GPU微体系结构的性能仿真器

• 仿真执行Parallel Thread eXecution(PTX)指令集--NVIDA CUDA中使用的"伪汇编"语言



https://people.cs.pitt.edu/~moh18/files/notes/11.14.17\_gpgpu-sim.pdf

CUDA是C++的扩展,即使你以前从来没了解过CUDA,也可以很快地上手

CUDA是C++的扩展,即使你以前从来没了解过CUDA,也可以很快地上手

### CUDA中重要的概念:

- Host端(CPU)和 Device端(GPU)
- 核函数(kernel function): \_\_global\_\_ 修饰的函数

CUDA是C++的扩展,即使你以前从来没了解过CUDA,也可以很快地上手

### CUDA中重要的概念:

• Host端(CPU)和 Device端(GPU)

• 核函数(kernel function): \_\_global\_\_ 修饰的函数

| 函数修饰符    | device端调用 | device端执行 | host端调用 | host端执行 |
|----------|-----------|-----------|---------|---------|
| device   | V         | ٧         |         |         |
| global   |           | ٧         | ٧       |         |
| host(默认) |           |           | ٧       | ٧       |

https://docs.nvidia.cn/cuda/

CUDA是C++的扩展,即使你以前从来没了解过CUDA,也可以很快地上手

### CUDA中重要的概念:

- Host端(CPU) 和 Device端(GPU)
- 核函数(kernel function): \_\_global\_\_ 修饰的函数

| 函数修饰符    | device端调用 | device端执行 | host端调用 | host端执行 |
|----------|-----------|-----------|---------|---------|
| device   | ٧         | ٧         |         |         |
| global   |           | ٧         | ٧       |         |
| host(默认) |           |           | ٧       | V       |

核函数的调用方法和其他函数略有不同:kernel<<<gridDim,blockDim>>>(args...)

https://docs.nvidia.cn/cuda/



- 每个核函数会启动一个Grid
- Grid中包含很多Thread Block
- Thread Block中包含很多个线程



- 每个核函数会启动一个Grid
- Grid中包含很多Thread Block
- · Thread Block中包含很多个线程

GridDim代表Grid中包含多少个Thread Block BlockDim代表Thread Block中包含多少个线程



- 每个核函数会启动一个Grid
- Grid中包含很多Thread Block
- Thread Block中包含很多个线程

GridDim代表Grid中包含多少个Thread Block BlockDim代表Thread Block中包含多少个线程



准确地来说GridDim和BlockDim是CUDA中dim3变量(代表3维大小),可以先简化为数字

- 每个核函数会启动一个Grid
- Grid中包含很多Thread Block
- Thread Block中包含很多个线程

GridDim代表Grid中包含多少个Thread Block BlockDim代表Thread Block中包含多少个线程



准确地来说GridDim和BlockDim是CUDA中dim3变量(代表3维大小),可以先简化为数字

### CUDA核函数编程思想:

- TLP(Thread Level Parallelism)线程级并行性
- 让每个线程知道自己的任务是什么(把任务划分为多个子任务)

- 每个核函数会启动一个Grid
- Grid中包含很多Thread Block
- Thread Block中包含很多个线程

GridDim代表Grid中包含多少个Thread Block BlockDim代表Thread Block中包含多少个线程



准确地来说GridDim和BlockDim是CUDA中dim3变量(代表3维大小),可以先简化为数字

### CUDA核函数编程思想:

- TLP(Thread Level Parallelism)线程级并行性
- 让每个线程知道自己的任务是什么(把任务划分为多个子任务)

核函数是如何在GPU执行的呢?SIMT(Single Instruction Mutiple Thread) 核函数启动的所有线程都会执行相同的代码,就是核函数本身

https://docs.nvidia.cn/cuda/

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

如果我在CPU端有一部分数据想拷贝到GPU端,或者我想在GPU端分配存储空间怎么办?

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

如果我在CPU端有一部分数据想拷贝到GPU端,或者我想在GPU端分配存储空间怎么办?

**CUDA runtime API** 

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

如果我在CPU端有一部分数据想拷贝到GPU端,或者我想在GPU端分配存储空间怎么办?

**CUDA runtime API** 

cudaMalloc(void\*\* devPtr, size\_t size);
cudaMemcpy(void \*dst, const void \*src, size\_t count, cudaMemcpyKind kind)

https://docs.nvidia.cn/cuda/

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

如果我在CPU端有一部分数据想拷贝到GPU端,或者我想在GPU端分配存储空间怎么办?

CUDA runtime API 课后思考:为什么cudaMalloc第一个参数需要二级指针?

cudaMalloc(void\*\* devPtr, size\_t size);
cudaMemcpy(void \*dst, const void \*src, size\_t count, cudaMemcpyKind kind)

https://docs.nvidia.cn/cuda/

那线程怎么知道"我是谁呢?" 核函数中有些特殊的变量,它们是CUDA提供给编程者的了解"我是谁?"的变量

Thread Block内的线程索引: threadIdx.x (threadIdx.y threadIdx.z)
Grid 内的Thread Block索引: blockIdx.x (blockIdx.y blockIdx.z)

如果我在CPU端有一部分数据想拷贝到GPU端,或者我想在GPU端分配存储空间怎么办?

CUDA runtime API 课后思考:为什么cudaMalloc第一个参数需要二级指针?

cudaMalloc(void\*\* devPtr, size\_t size);
cudaMemcpy(void \*dst, const void \*src, size\_t count, cudaMemcpyKind kind)

Talk is cheap, show me the code!

https://docs.nvidia.cn/cuda/

# GPGPU-Sim架构图



http://gpgpu-sim.org/manual/index.php/Main\_Page



#### SIMT Core执行阶段





#### SIMT Core执行阶段



http://gpgpu-sim.org/manual/index.php/Main\_Page

# Accel-Sim VS GPGPU-Sim



### **Hello World in Accel-Sim**

准备安装环境(选择以下方法中的一个即可)

• 安装Ubuntu18.04(WSL or VMware or 双系统)

sudo apt-get install -y wget build-essential xutils-dev bison zlib1g-dev flex \ libglu1-mesa-dev git g++ libssl-dev libxml2-dev libboost-all-dev git g++ \ libxml2-dev vim python-setuptools python-dev build-essential python-pip

pip3 install pyyaml plotly psutil wget http://developer.download.nvidia.com/compute/cuda/11.0.1/local\_installers/cuda\_11.0.1\_450.36.06\_linux.run sh cuda\_11.0.1\_450.36.06\_linux.run --silent --toolkit rm cuda\_11.0.1\_450.36.06\_linux.run

• 通过docker镜像(docker pull accelsim/ubuntu-18.04\_cuda-11)

https://accel-sim.github.io/

### 获取Accel-Sim

git clone -b dev https://github.com/accel-sim/accel-sim-framework.git

### 开始编译(构建)GPGPU-Sim

在accel-sim-framework目录下执行

pip3 install -r requirements.txt source ./gpu-simulator/setup\_environment.sh make -j -C ./gpu-simulator/

### 测试是否安装成功

在accel-sim-framework目录下执行

. travis.sh travis.sh是在做什么: sim-mode:trace config:QV100 program:rodinia

https://accel-sim.github.io/

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

我写了一个CUDA程序test.cu,如何在GPGPU-Sim仿真呢?

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

我写了一个CUDA程序test.cu,如何在GPGPU-Sim仿真呢?

首先通过nvcc(CUDA程序的编译器)将test.cu编译成可执行文件(需要加 "-lcudart"编译参数 )

nvcc -lcudart test.cu -o test

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

我写了一个CUDA程序test.cu,如何在GPGPU-Sim仿真呢?

首先通过nvcc(CUDA程序的编译器)将test.cu编译成可执行文件(需要加 "-lcudart"编译参数 )

nvcc -lcudart test.cu -o test

在gpgpu-sim目录下执行.setup\_environment

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

我写了一个CUDA程序test.cu,如何在GPGPU-Sim仿真呢?

首先通过nvcc(CUDA程序的编译器)将test.cu编译成可执行文件(需要加 "-lcudart" 编译参数 )

nvcc -lcudart test.cu -o test

在gpgpu-sim目录下执行 . setup\_environment

在gpgpu-sim/configs/tested-cfgs目录下选择一个你喜欢的配置,把该配置文件夹目录下的所有文件拷贝到和"test"同级目录,在test所在目录下执行 "./test",如果你看到一大堆看不懂的输出信息,证明你仿真成功了

https://github.com/accel-sim/gpgpu-sim\_distribution

课后思考题:如果不加"-lcudart"或不执行

". setup\_environment",还可以在GPGPU-Sim上仿真吗?为什么?

提示:在编译好"test"后,尝试执行 "ldd test",或者阅读

setup\_environment,你有什么发现吗?

GPGPU-Sim是Accel-Sim子模块:位于 accel-sim-framework/gpu-simulator/gpgpu-sim可以独立于accel-sim使用

我写了一个CUDA程序test.cu,如何在GPGPU-Sim仿真呢?

首先通过nvcc(CUDA程序的编译器)将test.cu编译成可执行文件(需要加 "-lcudart"编译参数)

nvcc -lcudart test.cu -o test

在gpgpu-sim目录下执行 . setup\_environment

在gpgpu-sim/configs/tested-cfgs目录下选择一个你喜欢的配置,把该配置文件夹目录下的所有文件拷贝到和"test"同级目录,在test所在目录下执行 "./test",如果你看到一大堆看不懂的输出信息,证明你仿真成功了

https://github.com/accel-sim/gpgpu-sim\_distribution

# 实验介绍 SYSU-ARCH

实验网站 https://arcsysu.github.io/SYSU-ARCH/

实验相关的所有信息将会发布到实验网站上

如果大部分同学感觉实验难度过大或者有设置不合理的地方,请及时联系我们, 我们会根据情况对实验做出相关调整

# GPGPU-Sim 高级使用方法

### CYCLE(): fetch && decode



### CYCLE(): issue



CYCLE(): issue

fetch decode read\_operands execute writeback

GTO: greedy then oldest LRR: loose round robin

TL: two level

Issue ⇔ scheduler\_unit::cycle()

- iterate warp set at some order (GTO LRR TL)
  - 1. IF valid (!ibuffer\_empty &&! wait\_barrier &&! control\_hazard)
    - 2. IF scoreboard check pass (fail eg. wait for memory inst)
      - 3. IF ID OC available

Stall at 1 (W0\_Idle)=> not enough TLP
Stall at 2 (W0\_Scoreboard)=> not enough TLP for latency hiding
Stall at 3 (Stall)

PS: content in parenthesis represent metric in gpgpu-sim output

std::vector<input port t> m in ports;

ID\_OC\_DP

ID\_OC\_MEM

OC\_EX\_DP

OC EX MEM

OC\_EX\_SPEC

ID\_OC\_SPEC

ID\_OC\_SFU

OC\_EX\_SFU

1. Loop over all the input port t. For each one, sweep the m in and see if a

register set in it contains a valid warp inst t. After getting the warp inst t,

collector unit. All the src operands are encoded in op t and appended to

m src op. The corresponding bits in m not ready are set to 1.

find a free collector unit in the GEN collector set, put the warp\_inst\_t into the --

input port t (GEN CUS)

m in

ID\_OC\_SF

ID\_OC\_INT

m\_out

OC\_EX\_SF

PC EX INT

OC\_EX\_TENSOR

ID\_OC\_TENSOR

### **CYCLE()**: read\_operands

3. The Arbitrator checks all requests in the head of the m\_queue and returns a

fetch read operands writeback decode execute

Collector Unit

collector\_unit\_t

op t\*m src op

warp\_inst\_t \*m\_warp

m\_src\_op[op] = op\_t(this, op, reg\_num, m\_num\_banks, m\_bank\_warp\_shift, m\_sub\_core\_model, Collector Unit

m num banks per sched, (\*pipeline reg)->get schd id());

input port t

(GEN\_CUS)

pipeline\_reg\_set->move\_out\_to(m\_warp);

opndcoll rfu t::dispatch ready cu()

4. Each Dispatch Unit find a ready Collector Unit. The Collector Unit is ready when it has a valid instruction, all this src operands are ready, and its OC\_EX pipeline register is available. When dispatching the collector unit, its m warp is moved to the output pipeline register, and its context is reset.

register set

[0] warp inst t

[2]warp\_inst\_t

[3] warp\_inst\_t

list of op t that are in different register banks and the banks are not under allocation t state Write. These requests are allocated to the allocation t of the corresponding bank. The m\_not\_ready bit in the collector\_unit\_t is then reset. 1. READ ALLOC WRITE ALLOC NO\_ALLOC opndcoll rfu t::allocate cu() op\_t m\_op Arbitrator **GEN Collector Set** m\_állocated\_bank m\_queue Bank 0 list<op t> allocation t oll\_rfu\_t::allocate\_reads() list<op t> allocation\_t Bank 2 list<op\_t> allocation\_t' Bank 3 list<op t> allocation\_t Bank 4 list<op t> allocation t m\_arbiter.add\_read\_requests(c Bank 5 The request is put into the target register bank list<op\_t> allocation\_t Bank 6 Dispatch Unit list<op\_t> allocation\_t Bank 7 list<op\_t> allocation t op\_t collector\_unit 2. The m\_queue is a set of FIFO buffers that keeps all the requests to the gpérand (r1, r2) register file. Each register bank has a corresponding buffer. After the scheduler id instruction is issued to a collector unit, the src registers are decoded and the register bank target register bank is resolved. The src register request is then pushed into the Bitset<MAX\_REG\_OPERANDS \* 2> FIFO buffer of the target register bank.

CYCLE(): execute

fetch decode read\_operands writeback execute



- 1. issue(). The instruction in the OC\_EX\_<FU> can be issued to the function unit if
- · The instruction is ready
- The m\_dispatch\_reg of the unit is empty
- (If not ldst) The <latency\_of\_inst> bit of at least of one the result bus is not set

2. cycle(). The context in the m\_dispatch\_reg can be moved to the Latencyinitial\_interval m\_pipeline\_reg if its context is held for initial\_interval cycles. The context of each m pipeline reg is moved to the next one in each cycle.

### CYCLE(): writeback



Bank 0

Bank 1

Bank 2

Bank 3

Bank 4

Bank 5

Bank 6

Bank 7

Arbitrator m\_queue m\_allocated\_bank list<op\_t> allocation\_t list<op\_t> allocation t list<op\_t> allocation t allocation\_t list<op\_t> list<op\_t> allocation t allocation\_t list<op\_t> list<op\_t> allocation t allocation\_t list<op\_t>

# LDST\_UNIT (special simd\_function\_unit) CYCLE(): request

request

fill

writeback

**Generate memory request to lower memory level:** 

shared\_cycle

constant\_cycle

texture\_cycle

memory\_cycle

process\_memory\_access\_queue\_l1cache

put memory\_fetch in I1\_latency\_queue

# LDST\_UNIT (special simd\_function\_unit) CYCLE(): fill

request > fill > writeback

```
receive
m_response_fifo
response from lower
memory level

call fill(mf)

call m_mshrs.mark_ready(addr)
```

mshrs: missing hold registers

# LDST\_UNIT (special simd\_function\_unit) CYCLE(): writeback

# request fill writeback

Call mshr.next\_access() to get writeback
put each writeback in m\_next\_wb at round robin order



# Cache::access()

ldst\_unit::cycle() => L1\_latency\_queue\_cycle() => m\_L1D->access()

- m\_tag\_array->probe()
  - return state[HIT MISS ...] and victim cache block idx
- process\_tag\_probe()
  - process based on state
    - read miss handler
    - read hit handler
    - write miss handler
      - wr\_miss\_wa\_naive
      - wr\_miss\_wa\_fetch\_on\_write
      - wr\_miss\_wa\_lazy\_fetch\_on\_read
      - wr\_miss\_wa\_write\_validate
      - wr\_miss\_no\_wa
    - write hit handler
      - wr hit wb
      - wr hit wt
      - wr\_hit\_we
      - wr\_hit\_global\_we\_local\_wb

#### Visit <a href="https://accel-sim.github.io/">https://accel-sim.github.io/</a> to read more about GPGPU-SIM



#### Accel-Sim v1.2.0 and AccelWattch v1.0 have officially been released!

Accel-Sim is a simulation framework for simulating and validating programmable accelerators like GPUs. For full details, please see our recent ISCA 2020 paper and download slides from here.

AccelWattch is a power modeling framework that is extensively validated for modern GPUs and enables reliable design space exploration. Please see our recent MICRO 2021 paper, download slides from here, and look at AccelWattch website here.

To keep you up-to-date with the recent news on Accel-Sim and AccelWattch, please join our Google group here!

If you use GPGPU-Sim 4.x, trace-driven simulation, or any of the Accel-Sim components in your research, please cite:

Mahmoud Khairy, Jason Shen, Tor M. Aamodt, and Timothy G. Rogers "Accel-Sim: An Extensible Simulation Framework for Validated GPU
 Modeling", In The 47th International Symposium on Computer Architecture, May 2020

If you use any component of the AccelWattch power modeling framework in your research, please cite:

Vijay Kandiah, Scott Peverelle, Mahmoud Khairy, Junrui Pan, Amogh Manjunath, Timothy G. Rogers, Tor M. Aamodt, and Nikos Hardavellas
 "AccelWattch: A Power Modeling Framework for Modern GPUs", In MICRO- 54: 54th Annual IEEE/ACM International Symposium on
 Microarchitecture, (MICRO '21), October 18–22, 2021, Virtual Event, Greece.