# Introduction to Embedded Systems

## 3. Hardware Software Interface

Prof. Dr. Marco Zimmerling





## Join the Course on ILIAS!

Access via: <a href="https://nes-lab.org/">https://nes-lab.org/</a>

- → Courses
- → Introduction to Embedded Systems
- $\rightarrow$  ILIAS
- Login: RZ username + password
- Course password: es-0x8af



#### Resources:

- Forum, course schedule, Zoom/BBB links, important announcements
- Slides and recording after each lecture
- Exercise sheets before each exercise
- Slides, recordings, and exercise solutions after each exercise

## **Schedule**

#### Schedule:

- Today (October 25): No exercise
- Next week (November 1): All Saints' Day
- In two weeks (November 8): Lecture and exercise
- Check regularly on ILIAS for updates!

# Do you remember?

## Where we are ...







# **High-Level Physical View**



## What you will learn ...

#### Hardware-Software Interfaces in Embedded Systems

- Storage
  - SRAM / DRAM / Flash
  - Memory Map
- Input and Output
  - UART Protocol
  - Memory Mapped Device Access
  - SPI Protocol
- Interrupts
- Clocks and Timers
  - Clocks
  - Watchdog Timer
  - System Tick
  - Timer and PWM

# **Storage**

## Remember ... ?



## MSP432P401R



Storage
SRAM / DRAM / Flash

# **Static Random Access Memory (SRAM)**

- Single bit is stored in a bi-stable circuit
- Static Random Access Memory is used for
  - caches
  - register file within the processor core
  - small but fast memories

#### Read:

- 1. Pre-charge all bit-lines to average voltage
- 2. decode address (n+m bits)
- 3. select row of cells using 2<sup>n</sup> single-bit word lines (WL)
- 4. selected bit-cells drive all bit-lines BL (2<sup>m</sup> pairs)
- 5. sense difference between bit-line pairs and read out

#### Write:

select row and overwrite bit-lines using strong signals





# **Dynamic Random Access (DRAM)**

#### Single bit is stored as a charge in a capacitor

- Bit cell loses charge when read, bit cell drains over time
- Slower access than with SRAM due to small storage capacity in comparison to capacity of bit-line.
- Higher density than SRAM (1 vs. 6 transistors per bit)

#### DRAMs require *periodic refresh* of charge

- Performed by the memory controller
- Refresh interval is tens of ms
- DRAM is unavailable during refresh



(RAS/CAS = row/column address select)

# **DRAM – Typical Access Process**

#### 1. Bus Transmission



#### 2. Precharge and Row Access



# **DRAM – Typical Access Process**

#### 3. Column Access



#### 4. Data Transfer and Bus Transmission



## Flash Memory

Electrically modifiable, non-volatile storage Principle of operation:

- Transistor with a second "floating" gate
- Floating gate can trap electrons
- This results in a detectable change in threshold voltage







## **NAND** and **NOR** Flash Memory



# **Example: Reading out NAND Flash**

*Selected word-line (WL):* Target voltage (V<sub>target</sub>)

V<sub>read</sub> is high enough to have a low resistance in all **Unselected word-lines:** 

transistors in this row



# Storage Memory Map

#### **Available memory:**

The MSP432P401R processor has built in 256kB flash memory, 64kB SRAM and 32kB ROM (Read Only Memory).

#### Address space:

- The processor uses 32 bit addresses. Therefore, the addressable memory space is 4 GByte (=  $2^{32}$  Byte) as each memory location corresponds to 1 Byte.
- The address space is used to address the memories (reading and writing), to address the peripheral units, and to have access to debug and trace information (memory mapped microarchitecture).
- The address space is partitioned into zones, each one with a dedicated use. The following is a simplified description to introduce the basic concepts.





|   | ADDRESS RANGE              | PERIPHERAL  |  |  |  |
|---|----------------------------|-------------|--|--|--|
|   | 0x4000_0000 to 0x4000_03FF | Timer_A0    |  |  |  |
|   | 0x4000_0400 to 0x4000_07FF | Timer_A1    |  |  |  |
|   | 0x4000_0800 to 0x4000_0BFF | Timer_A2    |  |  |  |
|   | 0x4000_0C00 to 0x4000_0FFF | Timer_A3    |  |  |  |
|   | 0x4000_1000 to 0x4000_13FF | eUSCI_A0    |  |  |  |
|   | 0x4000_1400 to 0x4000_17FF | eUSCI_A1    |  |  |  |
|   | 0x4000_1800 to 0x4000_1BFF | eUSCI_A2    |  |  |  |
|   | 0x4000_1C00 to 0x4000_1FFF | eUSCI_A3    |  |  |  |
|   | •••                        |             |  |  |  |
|   | 0x4000_4400 to 0x4000_47FF | RTC_C       |  |  |  |
|   | 0x4000_4800 to 0x4000_4BFF | WDT_A       |  |  |  |
| 7 | 0x4000_4C00 to 0x4000_4FFF | Port Module |  |  |  |
|   | •••                        |             |  |  |  |

#### Table 6-21. Port Registers (Base Address: 0x4000\_4C00)

| REGISTER NAME | ACRONYM | OFFSET from base address |
|---------------|---------|--------------------------|
| Port 1 Input  | P1IN    | 000h                     |
| Port 2 Input  | P2IN    | 001h                     |
| Port 1 Output | P10UT   | 002h                     |
| Port 2 Output | P2OUT   | 003h                     |
|               |         |                          |



|   | Table 6-21. Port Registers (Base Address: 0x4000_4C00) |         |        |
|---|--------------------------------------------------------|---------|--------|
|   | REGISTER NAME                                          | ACRONYM | OFFSET |
|   | Port 1 Input                                           | P1IN    | 000h   |
| 1 | Port 2 Input                                           | P2IN    | 001h   |
|   | Port 1 Output                                          | P10UT   | 002h   |
|   | Port 2 Output                                          | P2OUT   | 003h   |
|   |                                                        |         |        |

| Schematic of LaunchPad                                                                                                                                                                                                                                                                | :                                                                                                                                           |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| P1.0   FD1       4         P1.1   BUTTON1       5         P1.2   BCI   UART   RXD       6         P1.3   BCI   UART   TXD       7         P1.4   BUTTON2       8         P1.5   SPICLK   J1.7       9         P1.6   SPIMOSI   J2.15       10         P1.7   SPIMISO   J2.14       11 | P1.0/UCA0STE P1.1/UCA0CLK P1.2/UCA0RXD/UCA0SOMI P1.3/UCA0TXD/UCA0SIMO P1.4/UCB0STE P1.5/UCB0CLK P1.6/UCB0SIMO/UCB0SDA P1.7/UCB0SOMI/UCB0SCL |  |  |  |
| LED1 is connected to Port 1, Pin 0                                                                                                                                                                                                                                                    |                                                                                                                                             |  |  |  |

How do we toggle LED1 in a C program?



Many necessary elements are missing in the sketch below, in particular the configuration of the port (input or output, pull up or pull down resistors for input, drive strength for output).

```
//declare plout as a pointer to an 8Bit integer
volatile uint8_t* plout;

//Plout should point to Port 1 where LED1 is connected
plout = (uint8_t*) 0x40004C02;

//Toggle Bit 0 (Signal to which LED1 is connected)
*plout = *plout ^ 0x01;

^ : XOR
```







- 0x3FFFF address difference = 4 \* 2<sup>16</sup> different addresses →
   256 kByte maximal data capacity for Flash Main Memory
- Used for program, data and non-volatile configuration.

0x0000 0000

512 MBvte



3 - 28

# **Input and Output**

## **Device Communication**

Very often, a processor needs to *exchange information with other processors* or devices. To satisfy various needs, there exists many different *communication protocols*, such as

- UART (Universal Asynchronous Receiver-Transmitter)
- SPI (Serial Peripheral Interface Bus)
- *12C* (Inter-Integrated Circuit)
- USB (Universal Serial Bus)
- As the principles are similar, we will just explain a representative of an asynchronous protocol (*UART*, no shared clock signal between sender and receiver) and one of a synchronous protocol (*SPI*, shared clock signal).

## Remember?



# Input and Output UART Protocol

### **UART**

 Serial communication of bits via a single signal, i.e. UART provides parallel-toserial and serial-to-parallel conversion.

Sender and receiver need to agree on the transmission rate.

Transmission of a serial packet starts with a start bit, followed by data bits and

finalized using a stop bit:



There exist many variations of this simple scheme.

for detecting single bit errors

### **UART**

- The receiver runs an internal clock whose frequency is an exact multiple of the expected bit rate.
- When a Start bit is detected, a counter begins to count clock cycles e.g. 8 cycles until the midpoint of the anticipated Start bit is reached.
- The clock counter counts a further 16 cycles, to the middle of the first *Data bit*, and so on until the *Stop bit*.



## **UART with MSP432**



## **UART with MSP432**



# Input and Output Memory Mapped Device Access

# **Memory-Mapped Device Access**

#### eUSCI\_A0 Registers (Base Address: 0x4000\_1000)

| REGISTER NAME                   | OFFSET |
|---------------------------------|--------|
| eUSCI_A0 Control Word 0         | 00h    |
| eUSCI_A0 Control Word 1         | 02h    |
| eUSCI_A0 Baud Rate Control      | 06h    |
| eUSCI_A0 Modulation Control     | 08h    |
| eUSCI_A0 Status                 | 0Ah    |
| eUSCI_A0 Receive Buffer         | 0Ch    |
| eUSCI_A0 Transmit Buffer        | 0Eh    |
| eUSCI_A0 Auto Baud Rate Control | 10h    |
| eUSCI_A0 IrDA Control           | 12h    |
| eUSCI_A0 Interrupt Enable       | 1Ah    |
| eUSCI_A0 Interrupt Flag         | 1Ch    |
| eUSCI_A0 Interrupt Vector       | 1Eh    |

- Configuration of Transmitter and Receiver must match; otherwise, they can not communicate.
- Examples of configuration parameters:
  - transmission rate (baud rate, i.e., symbols/s)
  - LSB or MSB first
  - number of bits per packet
  - parity bit
  - number of stop bits
  - interrupt-based communication
  - clock source

buffer for received bits and bits that should be transmitted

in our case: bit/s

### **Transmission Rate**



#### Clock subsampling:

 The clock subsampling block is complex, as one tries to match a large set of transmission rates with a fixed input frequency.

#### **Clock Source:**

- Let us assume SMCLK = 3MHz
- Quartz frequency = 48 MHz, is divided by 16 before connected to SMCLK

#### **Example:**

- Transmission rate 4800 bit/s
- 16 clock periods per bit (see 3-34)
- Subsampling factor = 3\*10^6 / (4.8\*10^3 \* 16) = 39.0625

## **Software Interface**

Part of C program that *prints a character to a UART* terminal on the host PC:

```
static const eUSCI UART Config uartConfig =
                                                // SMCLK Clock Source
 EUSCI A UART CLOCKSOURCE SMCLK,
                                                // BRDIV = 39, integral part
  39,
                                                // UCxBRF = 1 , fractional part * 16
 1,
                                                // UCxBRS = 0
  EUSCI A UART NO PARITY,
                                                // No Parity
 EUSCI A UART LSB FIRST,
                                                // LSB First
 EUSCI A UART ONE STOP BIT,
                                                // One stop bit
                                                // UART mode
 EUSCI A UART MODE,
 EUSCI A UART OVERSAMPLING BAUDRATE GENERATION }; // Oversampling Mode
GPIO setAsPeripheralModuleFunctionInputPin(GPIO PORT P1,
         GPIO PIN2 | GPIO PIN3, GPIO PRIMARY MODULE FUNCTION ); //Configure CPU signals
UART initModule (EUSCI AO BASE, &uartConfig); // Configuring UART Module AO
                                                          // Enable UART module A0
UART enableModule(EUSCI A0 BASE);
UART transmitData(EUSCI A0 BASE, 'a');
                                                          // Write character 'a' to UART
```

data structure uartConfig contains the configuration of the UART

use uartConfig to write to eUSCI\_A0 configuration registers

start UART

## **Software Interface**

Replacing UART\_transmitData(EUSCI\_A0\_BASE,'a') by a *direct access to registers*:

```
volatile uint16_t* uca0ifg = (uint16_t*) 0x4000101C;
volatile uint16_t* uca0txbuf = (uint16_t*) 0x4000100E;
...
// Initialization of UART as before
...
while (!((*uca0ifg >> 1) & 0x0001));
*uca0txbuf = (char) 'g'; // Write to transmit buffer
...
```

declare pointers to UART configuration registers

wait until transmit buffer is empty
write character 'g' to the
transmit buffer

Table 22-18. UCAxIFG Register Description

| Bit  | Field    | Туре | Reset | Description                                                                                                      |
|------|----------|------|-------|------------------------------------------------------------------------------------------------------------------|
| 15-4 | Reserved | R    | 0h    | Reserved                                                                                                         |
| 1    | UCTXIFG  | RW   | 1h    | Transmit interrupt flag. UCTXIFG is set when UCAxTXBUF empty.  0b = No interrupt pending  1b = Interrupt pending |

shift 1 bit to the right

!((\*uca0ifg >> 1) & 0x0001)

expression is '1' if bit UCTXIFG = 0 (buffer not empty).