# Introduction

In this lab, an MMCM was used to generate a 10 MHz clock with a synchronized locked output to create an active low reset\_n signal. Then, an ALS light sensor interface module was created to implement a state machine that controls the light sensor sampling. This module also implements an SPI interface to interface with the light sensor, using a shift register to read and store the sensor value. Finally, the sensor value was displayed in hexadecimal on the seven segment display.

## **Solution Overview**



Figure 1: Block diagram of lab 3 with labeled module and signal names

The clock\_gen module instantiates the MMCM clock module which produces a 10 MHz clock signal and synchronization logic for the system's reset\_n signal. The als\_pmod\_int module captures a new light sensor value once per second by generating its inputs, sclk and cs\_n, to read its output, sdo. Then, the seven segment display shows the compiled light sensor value on the 2 right most displays and the last 2 digits of my WPI ID on displays A and B.

#### **Clock Generation Module**

```
// Instantiate MMCM clock module
clk_mmcm_wiz clk_mmcm_wizi(
.clk_in1(clk_100MHz),
.reset(reset),
.clk_10MHz(clk_10MHz),
.locked(reset_n_dd));

// 2 consecutive flip flops syncronize active-low reset
always @ (posedge clk_100MHz) begin
    reset_n_d <= reset_n_dd;
    reset_n <= reset_n_d;
end</pre>
```

Figure 2: MCMM clock module generation and locked output synchronization

The counter tutorial was used to generate an MMCM clock module that outputs a 10 MHz clock and a locked output signal. This module instantiates the MMCM clock module and adds synchronization logic for the systems reset\_n signal. The locked output is synchronized by putting it through 2 consecutive flip-flops without a reset, making the chances of metastability very small.

#### **Sensor Interface and Control Module**

```
// 1 sec sample rate counter
always @ (posedge clk) begin
   if (reset_n == 1'b0) begin
      count_1sec <= 32'd0;
end else begin
   if (current_state == S_IDLE) begin
      count_1sec <= 32'd0;
end else begin
      count_1sec <= count_1sec + 32'd1;
end
end
end</pre>
```

Figure 2: 1 second counter for sample rate emulation

In the ALS interface and control module, a counter is used to emulate the sampling rate of 1 second while in the wait state. This is accomplished by setting a 32-bit wide port parameter called SAMPLE\_RATE equal to 10000000, since a 10 MHz clock needs to count this many times to reach 1 second.

```
// Rising and falling edge enable assigns
assign rising_edge = {count_sclk == RISE_EDGE} ? 1'b1 : 1'b0;
assign falling_edge = {count_sclk == FALL_EDGE} ? 1'b1 : 1'b0;

// 4-bit sclk counter
always @ (posedge clk) begin
    if (reset_n == 1'b0) begin
        count_sclk <= 4'd0;
end else begin
    if (count_sclk == TERM_COUNT_SCLK) begin
        count_sclk <= 4'd0;
end else begin
        count_sclk <= count_sclk + 4'd1;
end
end</pre>
```

Figure 3: Rising and falling edge enable logic

Next, rising edge and falling edge enable signals are generated for use in emulating sclk, cs\_n, and reading sdo. This is accomplished by creating a counter to generate a 1 MHz clock, using 9 as the terminal count since a 10 MHz clock input is used. Then, RISE\_EDGE and FALL\_EDGE parameters are defined as 0 and 5 to track when sclk should turn high and when it should turn low.

```
// Set sclk on rising and falling edges
always @ (posedge clk) begin
   if (reset_n == 1'b0) begin
      sclk <= 1'b0;
   end else begin
      if (rising_edge == 1'b1) begin
       sclk <= 1'b1;
   end else if (falling_edge == 1'b1) begin
      sclk <= 1'b0;
   end
   end
end</pre>
```

Figure 4: Sensor clock signal generation

Then, a 1 MHz sclk signal is generated by checking the rising and falling edge signals described previously. As shown in the figure above, sclk is set to 1 on the rising edge and 0 on the falling edge before being sent to the ALS.

```
// Active-low chip select assign
assign cs n = (count cs > LOW COUNT CS) ? 1'b1 : 1'b0;
// 5-bit chip select counter
always @ (posedge clk) begin
    if (reset n == 1'b0) begin
        count cs <= 5'd0;
    end else begin
        if (falling edge == 1'b1) begin
            if (count cs == TERM COUNT CS) begin
                count cs <= 5'd0;
            end else begin
                count_cs <= count_cs + 5'd1;
            end
        end
    end
end
```

Figure 5: Active-low chip select signal generation

Next, an active-low chip select signal is generated by checking the rising and falling edge enables as well as a cs\_count signal. The above assign logic sets cs\_n to 1 when cs\_count is above 15, the LOW\_COUNT\_CS parameter, and 0 otherwise. The cs\_count signal is only incremented on the falling edge of sclk and has a terminal count of 19, the TERM\_COUNT\_CS parameter, which means that cs\_n is high for 4 sclk cycles and low for 16 sclk cycles.

Figure 6: Logic for reading sdo output of ALS

Then, when data is ready to read, the new read data value is shifted in on the rising edge enable flag. This is accomplished by checking if cs\_n is 0, since reading should only be done when the ALS is outputting. Also, data is read on the rising edge by checking that rising\_edge is high because sdo is set when falling\_edge is high, so this reading ensures that data is not lost. Lastly, data is only read when cs\_count is greater than 3 and less than 12 to account for the 3 leading zeros and 4 lagging zeros output by the light sensor.

```
// State machine with 4 states: idle, wait, read, and done
always @ (posedge clk) begin
    if (reset n == 1'b0) begin
        current state <= S IDLE;
    end else begin
        if (falling edge == 1'b1) begin
            case (current state[1:0])
                S IDLE: begin
                    current state <= S WAIT;
                end S WAIT: begin
                    if (count_1sec >= SAMPLE_RATE && count_cs == TERM_COUNT_CS) begin
                        current state <= S READ;
                    end
                end S READ: begin
                    if (count_cs == LOW_COUNT_CS) begin
                        current_state <= S_DONE;
                end S DONE: begin
                    value[7:0] <= data[7:0];</pre>
                    current state <= S IDLE;
                end
            endcase
        end
    end
end
```

Figure 7: State machine conditions and output code



Figure 7: State machine conditions and output diagram

As shown in the figure above, the state machine logic for this system consists of four states: an idle state to initialize the interface on power up, a wait state for 1 sec to control the sampling time, a read light sensor state that triggers a read on the SPI interface, and a done state that drives out the sampled data on value before returning to idle. Regardless of the current state, when reset\_n is low, the state is set to idle to make sure that the state is known on reset. When in the idle state, on the next falling edge of sclk, the state is set to wait. In the wait state the 1 second counter described previously will count until it reaches its terminal count, at which point the state will be set to read. In the read state, the chip select counter reaches its low count to make sure all of the data to be read is sampled. When in the done state, the data is stored as the module's output value for the seven segment display before returning to idle when cs\_n is set high.

### Seven Segment Display Module

```
// Enable display update
assign update_en = (count == TERM_COUNT) ? 1'b1 : 1'b0;

// 8-bit display update counter
always @ (posedge clk) begin
    if (reset_n == 1'b0) begin
        count <= 8'd0;
end else begin
    if (count == TERM_COUNT) begin
        count <= 8'd0;
end else begin
        count <= 8'd0;
end else begin
        count <= count + 8'd1;
end
end</pre>
```

Figure 8: Display update enable and counter

Similar to the previous lab, the seven-segment module counts on the positive edge of the 10 MHz clock input, resetting the count to zero if in reset or if the maximum count has been reached. The update enable signal is set each time the count is equal to the maximum count so that the display can be switched. An 8-bit counter was used to count from 0 to 255 which was shown to light the displays bright enough without flickering.

```
// Change display if update enabled
always @ (posedge clk) begin
   if (reset_n == 1'b0) begin
       dis <= 3'b000;
   end else begin
       if (update en == 1'b1) begin
            case (dis[2:0])
               3'b100: dis <= 3'b101;
                3'b101: dis <= 3'b110;
                3'b110: dis <= 3'b111;
                3'b111: dis <= 3'b100;
                default: dis <= 3'b100;
            endcase
       end
   end
end
```

Figure 9: Changing display signal if update enabled

Next, if the update enable signal is set, the display signal will be set to its next state. For example, if the current display signal is 3'b100 for display A, the next display to be shown is B, so the display signal will be set to 3'b101.

```
// Mux to select value and update display anodes
always @ (*) begin
   if (reset n == 1'b0) begin
       sv = 4'b0000;
        an = 4'b1111;
   end else begin
        case (dis[2:0])
            3'b100: begin
                sv = a;
                an = 4'b0111;
            end 3'b101: begin
                sv = b;
                an = 4'b1011;
            end 3'b110: begin
                sv = c;
                an = 4'b1101;
            end 3'b111: begin
                sv = d;
                an = 4'b1110;
            end default: begin
               sv = 4'b00000;
                an = 4'b1111;
            end
        endcase
   end
end
```

Figure 10: Mux for selecting which display is shown

Next, the display signals are mapped to their respective segment value and anode signals. The segment values for displays A and B are hardcoded the last two digits of my WPI ID while the values for C and D are received from the sensor interface and control module. Also, an active-low asynchronous reset is used to shut the displays off.

```
// Decoder to convert selected value to seven segment value
always @ (*) begin
   if (reset n == 1'b0) begin
        seg = ZERO;
   end else begin
       case (sv[3:0])
           4'b0000: seg = ZERO;
           4'b0001: seg = ONE;
           4'b0010: seg = TWO;
           4'b0011: seg = THREE;
           4'b0100: seg = FOUR;
           4'b0101: seg = FIVE;
           4'b0110: seg = SIX;
           4'b0111: seg = SEVEN;
           4'b1000: seg = EIGHT;
           4'b1001: seq = NINE;
           4'b1010: seg = TEN;
           4'b1011: seg = ELEVEN;
           4'b1100: seg = TWELVE;
            4'b1101: seg = THIRTEEN;
            4'b1110: seg = FOURTEEN;
            4'b1111: seg = FIFTEEN;
        endcase
   end
end
```

Figure 11: Decoder to convert hex input into seven segment values

Lastly, a decoder is used to set the real 7-bit segment value output based on the 4-bit value that was set inside of the mux previously. Parameters were used to define the real segment values as ZERO through FIFTEEN.

# **Implementation Summary**

| Name 1                                  | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(8150) | LUT as Logic<br>(20800) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) | MMCME2_ADV<br>(5) |
|-----------------------------------------|-----------------------|----------------------------|-----------------|-------------------------|---------------------|------------------|-------------------|
| ∨ N top_lab3                            | 45                    | 73                         | 28              | 45                      | 16                  | 2                | 1                 |
| <pre>als_pmod_inti (als_pmod_int)</pre> | 24                    | 60                         | 21              | 24                      | 0                   | 0                | 0                 |
| > I clock_geni (clock_gen)              | 1                     | 2                          | 2               | 1                       | 0                   | 2                | 1                 |
| seven_segi (seven_seg)                  | 21                    | 11                         | 9               | 21                      | 0                   | 0                | 0                 |

Figure 12: Utilization report per module

After generating the above utilization report by following the counter tutorial, it can be seen that this design utilizes 45 LUTs and 73 registers in total. The sensor interface and control module uses only 24 LUTs but 60 registers, many of which store the sampling rate counter. The other registers in this module are used to store the counts for chip select and sclk, as well as the current state and data registers. Also, this module uses 24 LUTs which go towards the functions for generating each type of count, rising and falling edge signals, chip select signal, and current state signal. The clock generation module uses only 1 LUT for the flip-flop function and only 2 registers for storing the reset signal and the reset signal delayed by 1 clock cycle. The seven segment module uses 21 LUTs and 11 registers, some of which store the selected display, its value, and the update count. The 21 LUTs used by this module are mostly to drive the functions for setting the anode and segment signals, since these have the widest output signals.

#### **Design Timing Summary**



Figure 13: Timing summary report

As shown above in the timing summary for this design, in terms of worst case slack, the net that has the least margin, the worst negative slack was 96.284 ns, the worst hold slack was 0.168 ns, and the worst pulse width slack was 3.000 ns. In terms of total slack, the sum of all the failing nets in this design, the total negative slack, total hold slack, and total pulse width negative slack were all 0.000 ns.



Figure 14: Intra-clock paths report

As shown in the intra-clock paths report, the signal paths that took the most time were the count\_cs to current\_state paths which accumulated slack of 96.284 ns. Timing can be improved on these nets by using one-hot encoding for the states, using a synthesis state machine coding tool, reducing the number in input signals to functions, registering input and output signals, or pre-decoding counter values.

## Conclusion

Challenges faced in implementation included missing the locked output of the MMCM clock module inside of the flip-flops in clock\_gen. Since the reset button stops the 10 MHz MMCM clock output from oscillating, it cannot be used in the sensitivity list of the flip-flop block, or else the reset signal will not be properly. Also, generating the chip select signal was difficult for me to wrap my head around at first, but I learned that it can be generated by using a simple counter alongside the rising and falling edge signals for sclk. Similarly, I learned that reading can be enabled by using the cs\_n directly and checking for the rising edge signal to go high. For further improvement of this lab experience, I believe it should be made clear that the top row of pins in JA correspond to the correct pin connections on the ALS. I enjoyed writing the state machine for this lab, as I was able to step through the actual control of the system.