# Creating and Submitting a Tiny Tapeout Design with HDL

Anthony Rizzuto, James Doyle, Esteban Chacon, Dominic Cosentino, Adrian Skudrinja, Sean Whilden Arizzut1@asu.edu

Introduction - Tiny Tapeout is an educational initiative aimed at democratizing the process of creating digital designs and manufacturing them on real chips. This project leverages integrated circuit design software developed by Tapeout, enabling users to either utilize Tapeout's software or upload Hardware Description Language (HDL) such as Verilog to a GitHub repository. Once uploaded, the HDL is processed to generate a circuit design that can be printed onto a real chip. In this poster presentation, we showcase a Tiny Tapeout design implemented using HDL, demonstrating the feasibility and accessibility of the Tiny Tapeout platform for educational and prototyping purposes. We discuss the design process of a 4-bit gray code counter, highlighting the potential of Tiny Tapeout to inspire and empower individuals in the field of digital design and chip manufacturing.

## Starting a Design with HDL

Initiating a design with Hardware Design Language (HDL) can be done using various software choices. There are open-source options that provide a cost-effective solution to users seeking accessibility in their design process such as Icarus Verilog. There are paid software's, such as ModelSim, Which offers student editions and provides more advanced features for larger scale projects. Either software or any other can be used to complete what will be shown for this Tiny Tapeout. In this example, the student edition of ModelSim is used.

## **Compiling and Formatting HDL Code**

To adhere to the requirements for compatibility with the Tiny Tapeout submission process, the code must absolutely have the specific module input and output ports. These ports work as the interface between your code and the chip, ensuring seamless integration and functionality with the submission framework. The unformatted Gray Code is shown in Fig.1. The code as is would not work with the Tiny Tapeout submission process, as the module input and output ports have not been properly formatted to match the framework.

Fig. 1 – Gray Code Counter unformatted Code

```
module tt_um_GrayCounter_ariz207 (
    input wire [7:0] ui_in, // Dedicated inputs
    output wire [7:0] uo_out, // Dedicated outputs
    input wire [7:0] uio_in, // IOs: Input path
    output wire [7:0] uio_out, // IOs: Output path
    output wire [7:0] uio_oe, // IOs: Enable path (active high: O=input, l=output)
    input wire ena, // will go high when the design is enabled
    input wire clk, // clock
    input wire rst_n // reset_n - low to reset

// use bidirectionals as outputs
    assign uio_oe = 8'bllllllll;
    assign uio_out = 8'b0;

wire reset = ! rst_n;
    wire [3:0] out;

gray_counter gl(out,clk,reset);

assign uo_out = {4'b0,out};
endmodule
```

Fig. 2 – Gray Code Counter Formatted Code

Fig. 3 – Testbench Code with Clock Signal

Shown in Fig.2 is the formatted code to include the right ports. In this is the parent module, which instantiates the previous gray counter in Fig. 1 but is now correctly adjusted for the submission.

### **Testing and Validation**

A testbench is created to validate the code and ensure proper behavior of the module. The waveforms in Fig. 4 are the results from ModelSim as well as additional verification from another open-source software, Qspice. Both demonstrate that the counter is functional using the required formatting for submission and can now be brought to GitHub for the next steps.



Fig. 4 – Testbench Waveforms



Fig. 5 – Outside Verification Using Qspice



# Creating and Submitting a Tiny Tapeout Design with HDL

### **Bringing the Code to GitHub**

Find the GitHub repository for the submission template on Tiny Tapeout's website. Find the "Use this template" button to create a new repository and name it relevant to the project. Tiny Tapeout requires you to use this submission template, as it contains certain code to adapt the template to your project. You begin by enabling GitHub Actions. To enable GitHub Actions, navigate to the repository's settings and locate the "Pages" tab. Underneath the "Source" section within the "Pages" tab, activate GitHub Actions

### **Uploading the Source Files**

In the "src" directory located on the main page of the repository, proceed with the upload of Verilog files, including associated testbenches. This action facilitates the organization and accessibility of essential design and verification components within the designated project structure.



Fig. 7 – Source Directory Updated

Fig.7 Shows what the updated source directory should look like after uploading all the relevant files to the project.

### **Updating info.yaml**

Access the "info.yaml" file and proceed with updating it accordingly. Enumerate the source files stored in the "src" directory, including the identification of the top module used in the Verilog file. Additionally, revise the documentation segments to incorporate pertinent information such as authorship, project title, programming language utilized, design description, testing methodologies employed, and specification of input and output interfaces. Commit the changes as seen in Fig. 8 below.

- # Source files must be in ./src and you must list each source file separately

  source\_files:

  Gray\_Counter.v

  top\_module: "tt\_um\_GrayCounter\_ariz207" # Put the name of your top module here, must start with "tt\_um\_". Make it unique by including your github username
  - Fig. 8 Updated info.yaml

# If using an HDL, set wokwi\_id as 0 and uncomment and list your source files here.



Fig. 6 – GitHub Repository
Source: <a href="https://github.com/TinyTapeout/tt05-submission-template">https://github.com/TinyTapeout/tt05-submission-template</a>

### **Actions Results and Passes**

Ensure that the "src" directory's "info.yaml" files have been correctly integrated into the GitHub repository, verifying this under the "Actions" tab. The status indicators for the "gds," "docs," and "test" categories will provide confirmation of successful compilation and passage of all actions. Any encountered errors will manifest as a red "failing" box corresponding to the affected category.



Fig. 10 Submission link Under Tapeout Website

### **Submitting GitHub Repository to Tapeout**

After confirming the proper functioning of the GitHub repository actions, the subsequent step accesses the Tiny Tapeout website at the following URL: <a href="https://tinytapeout.com/">https://tinytapeout.com/</a>. Navigate to the submission section by selecting the submission button located at the bottom of the initial page. Proceed to link your GitHub account and submit the URL of the repository as instructed.

### **Physical Demo and Testing**

We expect to get our first submission of the Tiny Tapeout chip mid April. When this arrives, we will test and validate it at ASU Campus using a using a voltagecontrolled oscillator built with open-source PCB design software



Fig. 11 Testing area at ASU Campus

# References and Important links Tiny Tapeout Working with HDL •https://tinytapeout.com/hdl/ Matt Venn Tapeout submission video •https://www.youtube.com/watch?v=m62HLt4BjeA Tapeout 5 Github Submission Template •https://github.com/ariz207/tt05\_GrayCounter •Tapeout 5 submission example •https://github.com/TinyTapeout/tt05-verilog-

Icarus Verilog Download Tutorial

•https://www.youtube.com/watch?v=3Xm6fgKA O94

Actions Failing Submission Help

https://www.youtube.com/watch?v=m62HLt4Bje
 A

•Timestamp for help 04:07

