

# An Overview of the Maturity of SYCL Implementations and Backends for AArch64

**Thomas Roglin** 

**Etienne Renault** 



# RHEAT

HPC and Al processor

Designed with

80 arm<sup>®</sup> Neoverse V1 cores with 2 x 256 SVE each

4 x HBM

4 x DDR5 interfaces









### What is SYCL?

SYCL is a C++-based heterogeneous programming model

Khronos group oversees SYCL standard

SYCL is a building block of UXL

```
constexpr size_t N = 1024;
// Create SYCL queue
sycl::queue q;
// Allocate Unified Shared Memory
float* A = sycl::malloc shared<float>(N, q);
float* B = sycl::malloc shared<float>(N, q);
float* C = sycl::malloc shared<float>(N, q);
sycl::range<1> global range = {N};
sycl::range<1> local_range = {64};
sycl::nd range<1> kernel nd range = {global range, local range}
// Launch kernel
q.submit([&](sycl::handler& h) {
    h.parallel_for(kernel_nd_range, [=](sycl::nd_item<1> item) {
        size_t i = item.get_global_id(0);
        if (i < N) {</pre>
            C[i] = A[i] + B[i];
   });
}).wait();
```

### SYCL on AArch64

| SYCL Implementation  | Description                        | Purpose                | Open-Source | AArch64 compatibility |
|----------------------|------------------------------------|------------------------|-------------|-----------------------|
| Intel oneAPI DPC++   | Led by Intel as part of the oneAPI | Production             | <b>✓-X</b>  | ✓ - X                 |
| AdaptiveCpp          | Led by Heidelberg University.      | Production             | <b>~</b>    | <b>~</b>              |
| C-DaC ParaS compiler | Led by NSMIndia                    | Production             | X           | ?                     |
| SimSYCL              | Led by University of Innsbruck     | Debugging /<br>Testing | <b>~</b>    | <b>~</b>              |
| triSYCL              | Led by community                   | Testing                | <b>V</b>    | <b>~</b>              |
| neoSYCL              | Led by Tohoku-University           | Production             | <b>/</b>    | ?                     |









### What is the best CPU configuration?

Toolchain x Backend x Fallback



AOT Compilation

## **Experimental setup**

HeCBench a suite of 400+ SYCL benchmarks

| Machines        | Micro Architecture | Frequency | NB Cores |
|-----------------|--------------------|-----------|----------|
| Sapphire Rapids | X86_64             | 3.5 GHz   | 2x40     |
| AWS Graviton 3  | Neoverse-V1        | 2.6 GHz   | 1x64     |
| Nvidia Grace    | Neoverse-V2        | 3.3 GHz   | 2x72     |

| Toolchain               | Version             |  |
|-------------------------|---------------------|--|
| AdaptiveCpp             | 25.02.0             |  |
| DPC++                   | v6.0.1 (Clang 19.0) |  |
| LLVM                    | 20.1.3              |  |
| PoCL                    | V7.0-RC2            |  |
| oneAPI-construction-kit | df8de76 - V4.0      |  |
| Intel OpenCL            | 2024.1              |  |

### SYCL on AArch64



460 benchmarks in HeCBench [320-366] benchmarks Compile on AArch64 [224-248] benchmarks run on AArch64

[102-130] validates run on AArch64

40 cross
validates
OpenMP Target &
every SYCL
implementation

### **General overview on Graviton 3**



Similar Performance on Neoverse-V2 OMP-target outperforms existing implementations

ACPP + OMP are the best SYCL configurations POCL, OCK and NativeCPU backend exhibit poor performance

### Performance analysis on Aarch64 backends

#### AdaptiveCpp SSCP OMP

force vectorization with metadata leading to non optimal decisions

#### **HeCBench**

Relies on constant work-group size optimized for GPU.

Up to to 1.5x~2x gains can be achieved by tweaking it

#### **Comparison with X86**

- Better performance for POCL and OCK backend
- DPC++ with Intel OpenCL backend outperform OpenMP Target and any other SYCL configuration. DPC++ performance is constrained by OpenCL implementation.

# Improve AdaptiveCpp

## Improvement of AdaptiveCPP on Neoverse-V2



Activate Fast-math flags forwarding to the JIT compilation

Improve vectorization with vectorize math library

Activate experimental Outer Loop Vectorization

11

# **Impact of HBM**



### Statistical Parametric Mapping Benchmark

-> Image registration calculations for the Statistical Parametric Mapping (SPM) system

# Each SYCL Work-item process an element of the 3D data grid:

- Add a random perturbation to the element coordinate
- Apply a transformation to the randomized coordinate

#### Two Groups of matrix:

```
- ivf_d and ivg_d -> Group A
```

- *g\_d* and *f\_d* -> *Group B* 



### Memory configuration for SPM Benchmark

FULL HBM



SiPearl upstreamed a SYCL property to make allocation numa-aware

→ Distribute HBM DDR

- Allocating all memory on the HBM is not the optimal solution
- Prioritizing latency over throughput on matrix X is more optimal

### **Conclusion:**

AdaptiveCpp is mature on AArch64

SiPearl helps the development of AdaptiveCpp

DPC++ is bounded to the performance of OpenCL

No SYCL implementation reaches performance of OMP on AArch64

**Questions?**