# **Arnay Patil**

arnav.patil@mail.utoronto.ca | (587) 830–1203 | linkedin.com/in/arnavpatil | arnav-patil-12.github.io

#### EDUCATION

## University of Toronto

Sept 2023 – Apr 2028

BASc. in Electrical and Computer Engineering with PEY Co-op

Toronto, Canada

- GPA: 3.60/4.00 with recognition on Dean's Honours List
- Minor in Engineering Business / Economics
- Awards: UofT National Book Award, Alexander Rutherford Award, Royal Canadian Legion Medal of Excellence
- Clubs: Engineering Society, IEEE UofT Student Branch, Hart House Chess Club, UofT Machine Intelligence

# Coursework

Languages: C/C++, Verilog/SystemVerilog, RISC-V Assembly, Python, Tcl, MATLAB, Simulink Hardware Courses: Computer Architecture, Analog & Digital Electronics, Digital Logic, Signals & Systems Software Courses: Operating Systems, Embedded Systems, Computer Networks, Object-Oriented Programming Math Courses: Multivariable Calculus, Linear Algebra, Complex Analysis, Probability, Microeconomics

## EXPERIENCE

# Digital Design Intern

Starts May 2026

Marvell Technology, Inc.

Toronto, Canada

• Will be responsible for block- and chip-level RTL design and verification for Marvell's 10 - 224 Gbps SerDes IP.

## Teaching Assistant

Sept 2025 – Present

Faculty of Applied Science and Engineering

Toronto, Canada

• Facilitating 40-student tutorials for a first-year <u>engineering orientation</u> course, leading discussions on transitions to engineering studies and university life, time-management strategies, effective academic skills, and career pathways.

## FPGA Research Intern

Feb 2025 – Aug 2025

Department of Electrical and Computer Engineering

Toronto, Canada

- Researching at Prof. Roman Genov's Intelligent Sensory Microsystems Lab with the CMOS Imaging Team.
- Achieved 800 Mbps throughput by optimizing sensor IC timing, ideal for time-of-flight imaging applications.
- Implemented the SPI and I2C protocols in Verilog to interface with the integrated circuit and board peripherals.
- Verification of 3 sensor designs on Cadence Virtuoso, ensuring that functionality and timing requirements are met.

### Selected Projects

# Nios-V Sonar System | Source Code

- Integrated an ultrasonic sensor and servo motor into the FPGA-based Nios-V soft processor via GPIO ports.
- Designed & implemented BJT pull-up/pull-down networks for safe voltage conversion between FPGA and sensor.
- Implemented polling using machine timer, calculating distance between 20 cm to 2 m within 1 cm of precision.

#### DE1-SoC Blackjack Arcade Game | Presentation Slides

- Developed a blackjack game on an FPGA, handling complex game states such as dealing, betting, and scoring.
- Simplified hardware peripheral control from top-level modules by writing API-like wrapper RTL over Altera IP.
- Fixed compatibility issues in provided IP by writing a Python script to format memory initialization files (.mif).

#### Extracurricular Activities

#### Policies and Structures Committee Member

Jun 2025 – Present

University of Toronto Engineering Society

Supporting EngSoc's legislative foundation and deliberating on policies impacting a 5000-strong student body.

# Sustainability Director

Apr 2024 – May 2025

University of Toronto Engineering Society

• Oversaw 5 initiatives and wrote a Sustainability Policy to support discourse and action on environmental matters.

# First Year Engineering Representative

Sept 2023 – Apr 2024

University of Toronto Engineering Society

• Represented the concerns of 1400+ first-year students as a liaison between the Engineering Society and the Faculty.