# **CS M152A - Introduction to Digital Design Lab**

**Project 5: Finite State Machine Design - Parking Meter** 

Arnav Garg - 304911796

## **Introduction and Background**

This lab primarily focuses on creating and implementing an FSM for a parking meter. This FSM simulates coins being added and displays the appropriate time remaining. The inputs primarily represent a variety of different buttons that can add different increments of time to the timer. The output is displayed via a seven-segment LED display before the timer expires. In particular, the parking meter behaves differently for different durations and lights up the LED in two different formats based on this criteria. Once a button is pushed, time is immediately added. The output is modeled as 4 seven segment displays which display the time remaining.

#### Binary-Coded Decimal:

The basic principle behind BCD is that a binary number can be expressed as a set of individual decimal numbers. For eg. we can represent 110010 (50 in binary) as 0101 0000, where each digit is represented using its own output. The basic algorithm to convert binary to BCD is as follows (assume an 8-bit binary input). The maximum number that can be represented is 256, so the BCD representation will have 3 values.

#### Algorithm:

- 1. If any column (100's, 10's, 1's, etc.) is 5 or greater, add 3 to that column.
- 2. Shift all #'s to the left 1 position.
- 3. If 8 shifts have been performed, it's done! Evaluate each column for the BCD values.
- Go to step 1.

The pseudocode looks as follows:

```
for(i=0; i<8; i++) {
    //check all columns for >= 5
    for each column {
        if (column >= 5)
            column += 3;

    //shift all binary digits left 1
    Hundreds <<= 1;
    Hundreds[0] = Tens[3];
    Tens << = 1;
    Tens[0] = Ones[3];
    Ones << = 1;
    Ones[0] = Binary[7];
    Binary <<= 1;
}</pre>
```

Further description of the module itself is provided in the design description. A design summary report and overall synthesis report is attached at the end.

# **Design Description**

For this module, the table below lists the set of inputs provided.

| Inputs | Function                    |
|--------|-----------------------------|
| add1   | add 60 seconds              |
| add2   | add 120 seconds             |
| add3   | add 180 seconds             |
| add4   | add 300 seconds             |
| rst1   | reset time to 16 seconds    |
| rst2   | reset time to 150 seconds   |
| clk    | frequency of 100 Hz         |
| rst    | resets to the initial state |

Additionally, the following outputs were set:

```
output reg [6:0] led_seg,
output reg [3:0] val1,
output reg [3:0] val2,
output reg [3:0] val3,
output reg [3:0] val4,
output reg al,
output reg a2,
output reg a3,
output reg a4
```

Here, led\_seg is a 7-bit bus representing the 7 different cathodes of the LED, a1-a4 represent the 4 different anodes for each of the digits, and val1 - val4 represent BCD outputs for each of the LED digits.

## **FSM Diagram for Parking Meter**



Very broadly, the about FSM diagram explains how this parking meter works. It consists of 3 states - Idle (the initial state), ABOVE\_3\_MIN, and BELOW\_3\_MIN. Each of these states handles the LED segment and BCD outputs separately. If add1 or add2 are passed in from IDLE, we transition to BELOW\_3\_MIN. The counter decrements once every 50% duty cycle of the global clock. From here, if the counter runs out to 0, then we move back to the IDLE state. Otherwise, we continue in this state. If add3 or add4 are passed, then the time remaining is greater than 180, so we transition to ABOVE\_3\_MIN. Likewise, if the time remaining reaches < 180 seconds, then we transition from ABOVE\_3\_MIN to BELOW\_3\_MIN. Once we're in ABOVE\_3\_MIN, all different time increments (add1-add4) are handled gracefully since the only upper bound is 9999s, which is the value we latch onto. If a global rst = 1 at any point, then all outputs are set to 0, time remaining is set to 0 and we transition back to the IDLE state.

To implement a lot of this logic, a bunch of internal variables were created.

```
// Constant states
parameter IDLE = 3'b001;
parameter ABOVE_3_MIN = 3'b010;
parameter BELOW_3_MIN = 3'b100;
```

```
// Internal variables
reg [2:0] current_state, next_state;

// Used for binary to BCD conversion
reg [3:0] digit1 = 4'b0000;
reg [3:0] digit2 = 4'b0000;
reg [3:0] digit3 = 4'b0000;
reg [3:0] digit4 = 4'b0000;
integer k;

// time remaining
reg [6:0] clk_counter = 7'b0;
reg [13:0] time_remaining = 14'b0;

// used for clock divider
reg internal_clk;
```

The overall program itself is divided into 3 blocks:

- 1. Always block for combination circuit to set next state
  - a. First component is a clock divider that flips an internal clock bit every 50 podedge cycles of the external/global clock.
  - b. Second just checks rst1 and rst2 and sets current state to the BELOW\_3\_MIN if either of these are turned on. Otherwise, it sets current state to next state.
- 2. Always block for a sequential circuit to set the current state
  - a. Here, we check if add1-add4 is passed in and increment the time remaining accordingly. If the internal clock is set to 1, we decrement time remaining by 1. Finally, if time remaining is 9999, we latch it onto that. And if time remaining is between [0,180), we move to BELOW\_3\_MIN, and if greater than or equal to 180, we go to ABOVE 3 MIN.
- 3. Always block to update output. This does several things:
  - a. First, it initializes the 4 anodes representing each of the digits in the LED display.
  - b. It converts our binary time to BCD outputs using 4 digits, and sets val1-val4 to these values. The algorithm for converting to BCD was described above.
  - c. It initializes the LED segment itself.
  - d. It sets the LED segment bits. This is done using a case statement. The basic idea is that all the cathodes that need to be turned on must be set to low, and all the cathodes that we want turned off must be set to high:

```
case(val2)
    0: led_seg = 7'b1111110;
    1: led_seg = 7'b1001111;
    2: led_seg = 7'b0010010;
    3: led_seg = 7'b0000110;
    4: led_seg = 7'b1001100;
    5: led_seg = 7'b0100100;
    6: led_seg = 7'b0100000;
    7: led_seg = 7'b0001111;
    8: led_seg = 7'b0001100;
    default: led_seg = 7'b11111110;
endcase;
```

e. Finally, it turns anodes on and off in a cycle, since only one LED can be turned on at a time (this is the required design).



**High Level Schematic Diagram** 

The overall high-level schematic shows the inputs and outputs described for this FSM in this design requirement section. val1-val4 are all 4-bit buses, while the led segment has 7 bits, where each bit represents each of the 7 cathodes. a1-a4 are used to indicate which anode to turn on, which in turn indicates which LED digit to light up.



**Overall Schematic** 

The actual overall schematic is quite dense and complex. This makes sense given we had a wide array of individual buses and counters, including the main time remaining counter that is 14 bits. A lot of these blocks also representing a large number of if conditions throughout the program. The complexity also comes from the way the binary to BCD converter works, which is a for loop with lots of left shits that are clearly represented by the right side of the schematic with the large red solid portion.

## **Simulation**

The test bench I wrote uses a timescale of 100000ns/1ps, so 50ns represents a 1s full cycle. The main goal was to see different BCD changes when trying all different inputs. That is, seeing BCD increments when add1-add4 are passes, seeing time remaining changing when rst1 and rst2 are passed, and seeing BCD actually decrement between these. Here's the test sequence.

```
initial begin
    forever #50 clk = ~clk;
end
```

```
$monitor("remaining time=%d %d %d %d", val1, val2, val3, val4);
```

```
rst2 = 1;
#100;
rst2 = 0;
#100000;
end
```



This is a very high-level waveform output for the testbench I wrote.It illustrates the required clock changes, both internal and external, as well as a 50% duty cycle. Additionally, val1-val4 are changing correctly as well. What also supports this is the fact that one changes very often, the second twice as slow, the third twice as slow as the second, and the 4th twice as slow as the third, which is what we would expect. Additionally, the LED bits light up correctly. I've explained this further in my video demo, where for the number 1, only 2/7 cathodes go low, and for the number 2, 5/7 cathodes go low.



A deeper/more zoomed-in look into the waveforms also reveals the same thing, that is, the anodes and cathodes change as expected, and that val1-val4 are updating at the right time and roughly as frequently as you would expect. I've described this further in my video.

Below, ive attached a snapshot of my console log. It specifically showcases the BCD output as well as the counter counting down. At 601s, rst2 is set to 1 so the time gets changed to 150s and it continues decrementing from that point on. To get this to work, I had to change my overall simulation time from 1000ns to 60s.

## Conclusion

Overall, this lab works correctly as far as I know. It was challenging, especially to get BCD to work since it requires a for loop which feels extremely unintuitive for an HDL. However, it is interesting to see the amount of precision required in timing while making something as simple as a parking meter. I found the way the 7-segment LED board to work pretty interesting, and the way the anodes and cathodes control each of the 4 digits interesting. Even more so, I thought the fact that they actually light up once at a time and not all together even more interesting since high frequencies can clearly create optics that are not very obvious.

Additionally, I believe that the parts that were truly challenging were synchronizing all the outputs correctly and making sure that the anode update loop was created so all LEDs could take turns lighting up. I also found that the schematic was so complex for something that's conceptually not that complex, which I found particularly striking. It's also cool to visualize parts of your design implementation as a schemeatic, and actually be able to recognize what parts each might be despite the schematic being so complex.

# **Design Summary**

\_\_\_\_\_\_

\_\_\_\_\_

| Top Level Output File Name | : parking_meter.ngc |
|----------------------------|---------------------|
|----------------------------|---------------------|

#### Primitive and Black Box Usage:

\_\_\_\_\_

| # | BELS              | : | 416 |
|---|-------------------|---|-----|
| # | GND               | : | 1   |
| # | INV               | : | 14  |
| # | LUT1              | : | 1   |
| # | LUT2              | : | 11  |
| # | LUT3              | : | 12  |
| # | LUT4              | : | 30  |
| # | LUT5              | : | 86  |
| # | LUT6              | : | 161 |
| # | MUXCY             | : | 46  |
| # | MUXF7             | : | 3   |
| # | VCC               | : | 1   |
| # | XORCY             | : | 50  |
| # | FlipFlops/Latches | : | 51  |
| # | FD                | : | 1   |
| # | FDR               | : | 34  |
| # | FDS               | : | 2   |
| # | LDC               | : | 6   |
| # | LDP               | : | 8   |
| # | Clock Buffers     | : | 1   |
| # | BUFGP             | : | 1   |
| # | IO Buffers        | : | 34  |
| # | IBUF              | : | 7   |
| # | OBUF              | : | 27  |

### Device utilization summary:

\_\_\_\_\_

Selected Device : 7a100tcsg324-3

| Slice | Logic | Utiliz | ation: |
|-------|-------|--------|--------|
|-------|-------|--------|--------|

| Number of Slice Registers:          | 51  | out of | 126800 | 0%  |
|-------------------------------------|-----|--------|--------|-----|
| Number of Slice LUTs:               | 315 | out of | 63400  | 0%  |
| Number used as Logic:               | 315 | out of | 63400  | 0%  |
|                                     |     |        |        |     |
| Slice Logic Distribution:           |     |        |        |     |
| Number of LUT Flip Flop pairs used: | 317 |        |        |     |
| Number with an unused Flip Flop:    | 266 | out of | 317    | 83% |
| Number with an unused LUT:          | 2   | out of | 317    | 0%  |
| Number of fully used LUT-FF pairs:  | 49  | out of | 317    | 15% |
| Number of unique control sets:      | 4   |        |        |     |
|                                     |     |        |        |     |
| IO Utilization:                     |     |        |        |     |
| Number of IOs:                      | 35  |        |        |     |
| Number of bonded IOBs:              | 35  | out of | 210    | 16% |
|                                     |     |        |        |     |
| Specific Feature Utilization:       |     |        |        |     |
| Number of BUFG/BUFGCTRLs:           | 1   | out of | 32     | 3%  |

\_\_\_\_\_

```
Partition Resource Summary:
_____
 No Partitions were found in this design.
_____
```

# **Full Synthesis Report**

```
Release 14.7 - xst P.20131013 (lin64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
-->
Parameter TMPDIR set to xst/projnav.tmp
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.05 secs
-->
Parameter xsthdpdir set to xst
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.05 secs
Reading design: parking meter.prj
TABLE OF CONTENTS
 1) Synthesis Options Summary
 2) HDL Parsing
 3) HDL Elaboration
 4) HDL Synthesis
      4.1) HDL Synthesis Report
  5) Advanced HDL Synthesis
      5.1) Advanced HDL Synthesis Report
  6) Low Level Synthesis
  7) Partition Report
  8) Design Summary
       8.1) Primitive and Black Box Usage
      8.2) Device utilization summary
      8.3) Partition Resource Summary
       8.4) Timing Report
            8.4.1) Clock Information
            8.4.2) Asynchronous Control Signals Information
            8.4.3) Timing Summary
            8.4.4) Timing Details
            8.4.5) Cross Clock Domains Report
```

\_\_\_\_\_\_ Synthesis Options Summary

\_\_\_\_\_\_

Input File Name : "parking meter.prj"

Ignore Synthesis Constraint File : NO

---- Target Parameters

Output File Name : "parking meter"

: NGC Output Format

: xc7a100t-3-csg324 Target Device

---- Source Options

Top Module Name : parking meter

Automatic FSM Extraction : YES FSM Encoding Algorithm Safe Implementation : Auto : No FSM Style : LUT RAM Extraction : Yes RAM Style : Auto ROM Extraction : Yes Shift Register Extraction : YES ROM Style : Auto : YES Resource Sharing Asynchronous To Synchronous : NO Shift Register Minimum Size : 2 Use DSP Block : Auto Automatic Register Balancing : No

---- Target Options

LUT Combining : Auto Reduce Control Sets : Auto : YES Add IO Buffers : 100000 Global Maximum Fanout Add Generic Clock Buffer(BUFG) : 32 Register Duplication : YES Optimize Instantiated Primitives : NO Use Clock Enable Use Synchronous Set : Auto Use Synchronous Reset : Auto Pack IO Registers into IOBs : Auto Equivalent register Removal : YES

---- General Options

Optimization Goal : Speed Optimization Effort : 1 Power Reduction : NO Keep Hierarchy : No

Netlist Hierarchy : As\_Optimized

RTL Output : Yes

Global Optimization : AllClockNets

Read Cores : YES Write Timing Constraints : NO Cross Clock Analysis Hierarchy Separator : / Bus Delimiter : <> Case Specifier : Maintain

Slice Utilization Ratio : 100 BRAM Utilization Ratio : 100 DSP48 Utilization Ratio : 100 Auto BRAM Packing : NO

```
Slice Utilization Ratio Delta : 5
```

| Encoding

| Implementation | LUT

| auto

\_\_\_\_\_\_

```
______
______
                    HDL Parsing
______
Analyzing Verilog file "/home/ise/Project5/parking meter.v" into library work
Parsing module <parking meter>.
                      HDL Elaboration
______
Elaborating module <parking meter>.
WARNING: HDLCompiler: 91 - "/home/ise/Project5/parking meter.v" Line 110: Signal
<time remaining> missing in the sensitivity list is added for synthesis purposes. HDL and
post-synthesis simulations may differ as a result.
WARNING: HDLCompiler: 91 - "/home/ise/Project5/parking_meter.v" Line 111: Signal
<time_remaining> missing in the sensitivity list is added for synthesis purposes. HDL and
post-synthesis simulations may differ as a result.
                     HDL Synthesis
______
Synthesizing Unit <parking_meter>.
  Related source file is "/home/ise/Project5/parking meter.v".
     IDLE = 3'b001
     ABOVE 3 MIN = 3'b010
     BELOW 3 MIN = 3'b100
  Found 3-bit register for signal <current state>.
   Found 1-bit register for signal <internal clk>.
  Found 1-bit register for signal <a1>.
  Found 1-bit register for signal <a2>.
  Found 1-bit register for signal <a3>.
  Found 1-bit register for signal <a4>.
  Found 4-bit register for signal <val1>.
  Found 4-bit register for signal <val2>.
  Found 4-bit register for signal <val3>.
  Found 4-bit register for signal <val4>.
  Found 7-bit register for signal <led seg>.
  Found 7-bit register for signal <clk_counter>.
  Found finite state machine <FSM 0> for signal <current state>.
   ______
   | States
                  | 3
                 | 24
   | Transitions
   | Inputs
                  | 10
  | Outputs
                  | 3
  | Clock
                  | clk (rising_edge)
   Reset
                  | rst (positive)
   | Reset type
                  | synchronous
   | Reset State
                  | 001
```

111. Found 7-bit adder for signal <clk counter[6] GND 1 o add 8 OUT> created at line 98. Found 14-bit adder for signal <time remaining[13] GND 1 o add 26 OUT> created at line 136. Found 14-bit adder for signal <time remaining[13] GND 1 o add 28 OUT> created at line 142. Found 14-bit adder for signal <time remaining[13] GND 1 o add 30 OUT> created at line 148. Found 14-bit adder for signal <time\_remaining[13]\_GND\_1\_o\_add\_67\_OUT> created at line 216. Found 4-bit adder for signal <n0487> created at line 327. Found 4-bit adder for signal <GND 1 o GND 1 o add 130 OUT> created at line 327. Found 4-bit adder for signal  $\langle \text{GND 1 o GND 1 o add 133 OUT} \rangle$  created at line 327. Found 4-bit adder for signal <n0497> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 139 OUT> created at line 327. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_142\_OUT> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 145 OUT> created at line 327. Found 4-bit adder for signal <GND 1 o GND 1 o add 148 OUT> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 151 OUT> created at line 327. Found 4-bit adder for signal <n0516> created at line 323. Found 4-bit adder for signal <GND 1 o GND 1 o add 157 OUT> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 160 OUT> created at line 327. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_163\_OUT> created at line 323. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_166\_OUT> created at line 325. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_169\_OUT> created at line 327. Found 4-bit adder for signal <GND 1 o GND 1 o add 172 OUT> created at line 323. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_175\_OUT> created at line 325. Found 4-bit adder for signal <GND\_1\_o\_GND\_1\_o\_add\_178\_OUT> created at line 327. Found 4-bit adder for signal <n0544> created at line 321. Found 4-bit adder for signal <GND 1 o GND 1 o add 184 OUT> created at line 323. Found 4-bit adder for signal <GND 1 o GND 1 o add 187 OUT> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 190 OUT> created at line 327. Found 4-bit adder for signal <GND 1 o GND 1 o add 193 OUT> created at line 321. Found 4-bit adder for signal <GND 1 o GND 1 o add 196 OUT> created at line 323. Found 4-bit adder for signal <GND 1 o GND 1 o add 199 OUT> created at line 325. Found 4-bit adder for signal <GND 1 o GND 1 o add 202 OUT> created at line 327. Found 16x7-bit Read Only RAM for signal <val2[3] PWR 1 o wide mux 205 OUT> Found 16x7-bit Read Only RAM for signal <val3[3] PWR 1 o wide mux 207 OUT> Found 16x7-bit Read Only RAM for signal <val4[3]\_PWR\_1\_o\_wide\_mux\_209\_OUT> Found 16x7-bit Read Only RAM for signal <val1[3] PWR 1 o wide mux 212 OUT> WARNING:Xst:737 - Found 1-bit latch for signal <time remaining<12>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems. WARNING:Xst:737 - Found 1-bit latch for signal <time remaining<11>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems. WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<10>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLDdesigns, as they may lead to timing problems. WARNING:Xst:737 - Found 1-bit latch for signal <time remaining<9>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLDdesigns, as they may lead to timing problems. WARNING:Xst:737 - Found 1-bit latch for signal <time remaining<8>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems. WARNING: Xst: 737 - Found 1-bit latch for signal <time remaining<7>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD

designs, as they may lead to timing problems.

Found 14-bit subtractor for signal <time remaining[13] GND 1 o sub 15 OUT> created at line

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<6>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<5>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<4>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<3>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<2>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<1>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<0>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

WARNING:Xst:737 - Found 1-bit latch for signal <time\_remaining<13>>. Latches may be generated from incomplete case or if statements. We do not recommend the use of latches in FPGA/CPLD designs, as they may lead to timing problems.

Found 14-bit comparator greater for signal <n0026> created at line 153

Found 14-bit comparator greater for signal <GND\_1\_o\_time\_remaining[13]\_LessThan\_34\_o> created at line 156

Found 14-bit comparator greater for signal <time\_remaining[13]\_GND\_1\_o\_LessThan\_69\_o>created at line 217

Found 14-bit comparator greater for signal <PWR\_1\_o\_current\_state[2]\_LessThan\_91\_o> created at line 245

Found 3-bit comparator greater for signal <PWR\_1\_o\_time\_remaining[13]\_LessThan\_127\_o> created at line 326

Found 4-bit comparator greater for signal <GND\_1\_o\_GND\_1\_o\_LessThan\_130\_o> created at line

Found 4-bit comparator greater for signal  $\GND_1_o\_GND_1_o\_LessThan_133_o>$  created at line 326

Found 3-bit comparator greater for signal  $\PWR_1_o\_GND_1_o\_LessThan_136_o>$  created at line 324

Found 4-bit comparator greater for signal  $\langle \text{GND}\_1\_o\_\text{GND}\_1\_o\_\text{LessThan}\_139\_o \rangle$  created at line 326

Found 4-bit comparator greater for signal  $\langle \text{GND}\_1\_o\_\text{GND}\_1\_o\_\text{LessThan}\_142\_o \rangle$  created at line 324

Found 4-bit comparator greater for signal  $\langle \text{GND}\_1\_o\_\text{GND}\_1\_o\_\text{LessThan}\_145\_o \rangle$  created at line 326

Found 4-bit comparator greater for signal <GND\_1\_o\_GND\_1\_o\_LessThan\_148\_o> created at line

Found 4-bit comparator greater for signal <GND\_1\_o\_GND\_1\_o\_LessThan\_151\_o> created at line 326

Found 3-bit comparator greater for signal  $\PWR_1_o\_GND_1_o\_LessThan_154_o>$  created at line 322

Found 4-bit comparator greater for signal  $\GND_1_o\_GND_1_o\_LessThan_157_o>$  created at line 324

Found 4-bit comparator greater for signal  $\langle \text{GND}\_1\_o\_\text{GND}\_1\_o\_\text{LessThan}\_160\_o \rangle$  created at line 326

Found 4-bit comparator greater for signal  $\langle GND\_1\_o\_GND\_1\_o\_LessThan\_163\_o \rangle$  created at line 322

```
Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 166 o> created at line
324
    Found 4-bit comparator greater for signal <GND_1_o_GND_1_o_LessThan_169_o> created at line
326
    Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 172 o> created at line
322
    Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 175 o> created at line
324
   Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 178 o> created at line
326
    Found 3-bit comparator greater for signal <PWR 1 o GND 1 o LessThan 181 o> created at line
320
   Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 184 o> created at line
322
    Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 187 o> created at line
    Found 4-bit comparator greater for signal <GND_1_o_GND_1_o_LessThan_190_o> created at line
326
    Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 193 o> created at line
320
    Found 4-bit comparator greater for signal <GND_1_o_GND_1_o_LessThan_196_o> created at line
322
   Found 4-bit comparator greater for signal <GND 1 o GND 1 o LessThan 199 o> created at line
324
   Found 4-bit comparator greater for signal <GND_1_o_GND_1_o_LessThan_202_o> created at line
326
   Found 7-bit comparator lessequal for signal <n0320> created at line 588
   Summarv:
      inferred 4 RAM(s).
      inferred 32 Adder/Subtractor(s).
      inferred 35 D-type flip-flop(s).
      inferred 14 Latch(s).
      inferred 31 Comparator(s).
       inferred 168 Multiplexer(s).
       inferred 1 Finite State Machine(s).
Unit <parking meter> synthesized.
______
HDL Synthesis Report
Macro Statistics
# RAMs
                                                     : 4
16x7-bit single-port Read Only RAM
                                                     : 4
# Adders/Subtractors
                                                     : 32
14-bit adder
                                                     : 4
14-bit subtractor
                                                     : 1
4-bit adder
                                                     : 26
7-bit adder
                                                     . 1
# Registers
                                                     : 11
1-bit register
                                                     : 5
4-bit register
                                                     : 4
                                                     : 2
7-bit register
# Latches
                                                     : 14
1-bit latch
                                                     : 14
                                                     : 31
# Comparators
14-bit comparator greater
                                                     : 4
```

: 4

3-bit comparator greater

```
4-bit comparator greater
                                                      : 22
7-bit comparator lessequal
                                                      • 1
# Multiplexers
                                                      : 168
1-bit 2-to-1 multiplexer
                                                      : 124
14-bit 2-to-1 multiplexer
                                                      : 11
4-bit 2-to-1 multiplexer
                                                      : 26
7-bit 2-to-1 multiplexer
                                                      : 7
# FSMs
                                                      : 1
```

\_\_\_\_\_

\_\_\_\_\_

\* Advanced HDL Synthesis \*

Synthesizing (advanced) Unit <parking meter>.

The following registers are absorbed into counter  ${clk\_counter} > : 1$  register on signal  ${clk\_counter} > :$ 

INFO:Xst:3231 - The small RAM <Mram\_vall[3]\_PWR\_1\_o\_wide\_mux\_212\_OUT> will be implemented on LUTs in order to maximize performance and save block RAM resources. If you want to force its implementation on block, use option/constraint ram style.

```
______
          | Distributed
| ram type
                              - 1
______
| Port A
  aspect ratio | 16-word x 7-bit
                              | high |
  weA | connected to signal <GND>
I
         | connected to signal <val1>
  addrA
  diA
          | connected to signal <GND>
          | connected to internal node
```

```
______
| ram type
         | Distributed
                           - 1
______
| Port A
  aspect ratio | 16-word x 7-bit
weA
         | connected to signal <GND>
                          | high
         | connected to signal <val2>
  addrA
                            1
         | connected to signal <GND>
  diA
                            | connected to internal node
                           ______
```

 $INFO:Xst:3231 - The small RAM < Mram_val3[3]_PWR_1_o_wide_mux_207_OUT> will be implemented on LUTs in order to maximize performance and save block RAM resources. If you want to force its implementation on block, use option/constraint ram_style.$ 

| ram_type  | Distributed                       | I    | 1   |
|-----------|-----------------------------------|------|-----|
|           |                                   |      |     |
| Port A    |                                   |      | - 1 |
| aspect ra | tio   16-word x 7-bit             | 1    |     |
| weA       | connected to signal <gnd></gnd>   | high |     |
| addrA     | connected to signal <val3></val3> | 1    |     |
| diA       | connected to signal <gnd></gnd>   | 1    |     |
| doA       | connected to internal node        |      | 1   |

\_\_\_\_\_

INFO:Xst:3231 - The small RAM <Mram\_val4[3]\_PWR\_1\_o\_wide\_mux\_209\_OUT> will be implemented on LUTs in order to maximize performance and save block RAM resources. If you want to force its implementation on block, use option/constraint ram\_style.

| Imprement                                                                                                | .acion on block, | use option/constraint ram_s                                                                                  | .cyre.     |             |
|----------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------|------------|-------------|
| ram                                                                                                      | n_type           | Distributed                                                                                                  |            | I           |
| Por                                                                                                      | rt A             |                                                                                                              |            |             |
| i                                                                                                        | aspect ratio     | 16-word x 7-bit                                                                                              |            | 1           |
| i                                                                                                        |                  | connected to signal <gnd></gnd>                                                                              | >          | high        |
| i                                                                                                        | addrA            | connected to signal <val4< td=""><td></td><td>i</td></val4<>                                                 |            | i           |
| i                                                                                                        | diA              | connected to signal <gnd></gnd>                                                                              |            | i           |
| İ                                                                                                        | doA              | connected to internal nod                                                                                    |            | i           |
| <br>Unit <par< td=""><td>rking_meter&gt; syr</td><td>nthesized (advanced).</td><td></td><td></td></par<> | rking_meter> syr | nthesized (advanced).                                                                                        |            |             |
| Advanced                                                                                                 | HDL Synthesis F  | Report                                                                                                       | :======    |             |
| Macro Sta                                                                                                | ntistics         |                                                                                                              |            |             |
| # RAMs                                                                                                   |                  |                                                                                                              | : 4        |             |
| 16x7-bit                                                                                                 | single-port di   | stributed Read Only RAM                                                                                      | : 4        |             |
| # Adders/                                                                                                | 'Subtractors     |                                                                                                              | : 31       |             |
| 14-bit a                                                                                                 | ıdder            |                                                                                                              | : 4        |             |
| 14-bit s                                                                                                 | subtractor       |                                                                                                              | : 1        |             |
| 4-bit ad                                                                                                 | lder             |                                                                                                              | : 26       |             |
| # Counter                                                                                                | s                |                                                                                                              | : 1        |             |
| 7-bit up                                                                                                 | counter          |                                                                                                              | : 1        |             |
| # Registe                                                                                                | ers              |                                                                                                              | : 28       |             |
| Flip-Flo                                                                                                 | ps               |                                                                                                              | : 28       |             |
| # Compara                                                                                                |                  |                                                                                                              | : 31       |             |
| 14-bit c                                                                                                 | comparator great | er                                                                                                           | : 4        |             |
|                                                                                                          | mparator greate  |                                                                                                              | : 4        |             |
|                                                                                                          | mparator greate  |                                                                                                              | : 22       |             |
|                                                                                                          | mparator lessed  |                                                                                                              | : 1        |             |
| # Multipl                                                                                                |                  | -                                                                                                            | : 168      |             |
| =                                                                                                        | -to-1 multiplexe | er                                                                                                           | : 124      |             |
|                                                                                                          | ?-to-1 multiple> |                                                                                                              | : 11       |             |
|                                                                                                          | to-1 multiplexe  |                                                                                                              | : 26       |             |
|                                                                                                          | -to-1 multiplexe |                                                                                                              | : 7        |             |
| # FSMs                                                                                                   |                  |                                                                                                              | : 1        |             |
| ======                                                                                                   | -========        |                                                                                                              |            |             |
| *                                                                                                        |                  | Low Level Synthesis                                                                                          |            | *           |
|                                                                                                          |                  |                                                                                                              | -=======   |             |
|                                                                                                          |                  | best encoding. on signal <current state[1:2]<="" td=""><td> &gt; with gra</td><td>y encoding.</td></current> | > with gra | y encoding. |
|                                                                                                          |                  |                                                                                                              | 2          | _           |
| State                                                                                                    | Encoding         |                                                                                                              |            |             |
| 001                                                                                                      | 00               |                                                                                                              |            |             |
| 010                                                                                                      | 01               |                                                                                                              |            |             |
| 100                                                                                                      | 11               |                                                                                                              |            |             |
|                                                                                                          |                  |                                                                                                              |            |             |

```
Optimizing unit <parking meter> ...
Mapping all equations...
Building and optimizing final netlist ...
Found area constraint ratio of 100 \ (+\ 5) on block parking meter, actual ratio is 0.
Final Macro Processing ...
______
Final Register Report
Macro Statistics
# Registers
                                : 37
                                : 37
Flip-Flops
______
______
                Partition Report
______
Partition Implementation Status
_____
No Partitions were found in this design.
_____
______
                Design Summary
______
Top Level Output File Name : parking meter.ngc
Primitive and Black Box Usage:
# BELS
                    : 416
# GND
                    : 1
   INV
                    : 14
   LUT1
                    : 1
   LUT2
                    : 11
   LUT3
                    : 12
                    : 30
   LUT4
   LUT5
                    : 86
   LUT6
                    : 161
   MUXCY
                    : 46
                    : 3
   MUXF7
                    : 1
   VCC
   XORCY
                    : 50
# FlipFlops/Latches
                    : 51
   FD
                    : 1
   FDR
                    : 34
   FDS
                    : 2
   LDC
                    : 6
   LDP
                    : 8
                    : 1
# Clock Buffers
```

: 1

BUFGP

|                  | uffers                                                    | : 34     |         |         |        |            |            |      |  |
|------------------|-----------------------------------------------------------|----------|---------|---------|--------|------------|------------|------|--|
| ŀ                | IBUF                                                      | : 7      |         |         |        |            |            |      |  |
|                  | OBUF                                                      | : 27     |         |         |        |            |            |      |  |
| evice            | utilization summary:                                      |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
| Select           | ed Device : 7a100tcsg324-3                                |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
| Slice            | Logic Utilization:                                        |          |         |         |        |            |            |      |  |
|                  | r of Slice Registers:                                     |          |         |         |        | 126800     |            |      |  |
|                  | r of Slice LUTs:                                          |          |         |         |        | 63400      |            |      |  |
| Nu               | mber used as Logic:                                       | 3        | 315     | out     | of     | 63400      | 0%         |      |  |
| Slice            | Logic Distribution:                                       |          |         |         |        |            |            |      |  |
|                  | r of LUT Flip Flop pairs use                              | ed: 3    | 317     |         |        |            |            |      |  |
|                  | ber with an unused Flip Flop                              |          | 266     | out     | of     | 317        | 83%        |      |  |
|                  | ber with an unused LUT:                                   |          |         |         |        | 317        |            |      |  |
| Num              | ber of fully used LUT-FF pai                              | irs:     | 49      | out     | of     | 317        | 15%        |      |  |
| Num              | ber of unique control sets:                               |          | 4       |         |        |            |            |      |  |
| O 11++           | lization:                                                 |          |         |         |        |            |            |      |  |
|                  | r of IOs:                                                 |          | 35      |         |        |            |            |      |  |
|                  | r of bonded IOBs:                                         |          |         | out     | of     | 210        | 16%        |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
| Specif           | ic Feature Utilization:                                   |          |         |         |        |            |            |      |  |
| Numbe            | r of BUFG/BUFGCTRLs:                                      |          | 1       | out     | of     | 32         | 3%         |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  | ion Resource Summary:                                     |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
| No P             | artitions were found in this                              | s desigr | n.      |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
| liming           | Report                                                    |          |         |         |        |            |            |      |  |
| 1000             | THESE TIMENS WINDERS ARE ON                               |          |         | a = a = |        | M 2 M P    |            |      |  |
|                  | THESE TIMING NUMBERS ARE ONI FOR ACCURATE TIMING INFORMAT |          |         |         |        |            | מרד סדסר   | יחסר |  |
|                  | GENERATED AFTER PLACE-and-RC                              |          | ئابىدىد | TABLE   | -1/ T/ | C 11111 1F | WICH KEE   | /111 |  |
|                  | Think and ite                                             | · - = •  |         |         |        |            |            |      |  |
| Clock            | Information:                                              |          |         |         |        |            |            |      |  |
|                  |                                                           |          |         |         |        |            |            |      |  |
|                  | G 1                                                       |          |         |         |        |            |            |      |  |
| 93 . 2           | Signal<br>                                                |          |         |         |        |            | ne)  <br>+ |      |  |
|                  |                                                           | 1        |         |         |        |            | - 7        |      |  |
| Clock<br><br>clk |                                                           | 1        | BUF     | GP      |        |            |            | 37   |  |

and XST is not able to identify which are the primary clock signals.

combinatorial logic.

Please use the CLOCK\_SIGNAL constraint to specify the clock signal(s) generated by

INFO:Xst:2169 - HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer\_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.

```
Asynchronous Control Signals Information:
_____
No asynchronous control signals found in this design
Timing Summary:
-----
Speed Grade: -3
  Minimum period: 5.897ns (Maximum Frequency: 169.564MHz)
  Minimum input arrival time before clock: 5.160ns
  Maximum output required time after clock: 0.709ns
  Maximum combinational path delay: No path found
Timing Details:
_____
All values displayed in nanoseconds (ns)
______
Timing constraint: Default period analysis for Clock 'clk'
 Clock period: 4.488ns (frequency: 222.817MHz)
 Total number of paths / destination ports: 694 / 44
______
                4.488ns (Levels of Logic = 10)
Delay:
               internal_clk (FF)
 Source:
 Destination:
               current state FSM FFd1 (FF)
 Source Clock: clk rising
 Destination Clock: clk rising
 Data Path: internal clk to current state FSM FFd1
                         Gate
                              Net
   Cell:in->out
                fanout Delay Delay Logical Name (Net Name)
   -----
                   70 0.361 0.624 internal clk (internal clk)
   FD:C->0
   LUT3:I0->0
                    5 0.097 0.575 Mmux n05781221 (Mmux n0578122)
                    1 0.097 0.000
   LUT6:12->0
Madd_time_remaining[13]_GND_1_o_add_67_OUT_lut<2>
(Madd_time_remaining[13]_GND_1_o_add_67_OUT_lut<2>)
   MUXCY:S->O
                     1
                        (Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<2>)
                    1 0.023 0.000 Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<3>
   MUXCY:CI->O
(Madd_time_remaining[13]_GND_1_o_add_67 OUT cy<3>)
                    1 0.023 0.000 Madd time remaining[13] GND 1 o add 67 OUT cy<4>
(Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<4>)
                    1 0.023 0.000 Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<5>
   MUXCY:CI->O
(Madd time remaining[13] GND 1 o add 67 OUT cy<5>)
                    4 0.370 0.707
   XORCY:CI->O
Madd_time_remaining[13]_GND_1_o_add_67_OUT_xor<6> (time_remaining[13]_GND_1_o_add_67_OUT<6>)
                    1 0.097 0.556 current state FSM FFd1-In2
   LUT6:I0->0
(current state FSM FFd1-In2)
   LUT6:I2->O
                         0.097 0.379 current state FSM FFd1-In3
(current state FSM FFd1-In3)
   LUT6:I4->0 1 0.097 0.000 current state FSM FFd1-In6
(current state FSM FFd1-In)
```

```
0.008
                             current_state_FSM_FFd1
   _____
                       4.488ns (1.646ns logic, 2.842ns route)
                              (36.7% logic, 63.3% route)
______
Timing constraint: Default period analysis for Clock 'add1 add2 OR 60 o'
 Clock period: 5.897ns (frequency: 169.564MHz)
 Total number of paths / destination ports: 134508 / 28
______
Delay:
               5.897ns (Levels of Logic = 8)
              time_remaining_1 (LATCH)
 Source:
 Destination: time_remaining_12 (LATCH)
Source Clock: add1_add2_OR_60_o falling
 Destination Clock: add1 add2 OR 60 o falling
 Data Path: time_remaining_1 to time_remaining_12
                        Gate
               fanout Delay Delay Logical Name (Net Name)
   Cell:in->out
                             ._____
                   9 0.472 0.720 time_remaining_1 (time_remaining_1)
   LDP:G->0
   (time_remaining[13]_GND_1_o_not_equal_13_o2)
   LUT4: I2->0
                  51 0.097 0.405 time_remaining[13]_GND_1_o_not_equal_13_o3
(time_remaining[13]_GND_1_o_not_equal_13_o)
                  10 0.097 0.725 Mmux n0578111 (n0578<6>)
   LUT5: I4->0
                    3 0.097 0.305 PWR 1 o current state[2] LessThan 91 o16
   LUT5:10->0
(PWR_1_o_current_state[2]_LessThan_91_o16)
                   1 0.097 0.556 PWR_1_o_current_state[2]_LessThan_91_o17_SW0_SW0
   LUT4:I3->O
(N97)
                   1 0.097 0.511 PWR 1 o current state[2] LessThan 91 o17
   LUT6:I2->0
(PWR 1 o current state[2] LessThan 91 o17)
   LUT6:I3->0 1 0.097 0.295 PWR 1 o current_state[2]_LessThan_91_o113
(PWR 1 o current state[2] LessThan 91 o112)
   LUT5:I4->0 14 0.097 0.339 PWR 1 o current state[2] LessThan 91 o114
(PWR_1_o_current_state[2]_LessThan_91_o)
   LDC:CLR
                      0.349
                                  time remaining 12
   _____
   Total
                       5.897ns (1.597ns logic, 4.300ns route)
                             (27.1% logic, 72.9% route)
______
Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'
 Total number of paths / destination ports: 535 / 31
______
              4.235ns (Levels of Logic = 10)
 Source:
              rst (PAD)
 Destination: current_state_FSM_FFd1 (FF)
 Destination Clock: clk rising
 Data Path: rst to current_state_FSM_FFd1
                       Gate Net
   Cell:in->out
               fanout Delay Delay Logical Name (Net Name)
   -----
                  40 0.001 0.664 rst IBUF (rst IBUF)
   IBUF:I->O
                  41 0.097 0.664 Mmux n05781141 (Mmux n0578114)
   LUT4:I0->O
```

```
Madd_time_remaining[13]_GND_1_o_add_67_OUT_lut<3>
(Madd_time_remaining[13]_GND_1_o_add_67 OUT lut<3>)
                      1 0.353 0.000 Madd time remaining[13] GND 1 o add 67 OUT cy<3>
    MUXCY:S->0
(Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<3>)
    MUXCY:CI->O
                      1 0.023 0.000 Madd time remaining[13] GND 1 o add 67 OUT cy<4>
(Madd time remaining[13] GND 1 o add 67 OUT cy<4>)
                     1 0.023 0.000 Madd time remaining[13] GND 1 o add 67 OUT cy<5>
(Madd_time_remaining[13]_GND_1_o_add_67_OUT_cy<5>)
    XORCY:CI->O
                      4 0.370 0.707
Madd time remaining[13] GND 1 o add 67 OUT xor<6> (time remaining[13] GND 1 o add 67 OUT<6>)
                          0.097 0.556 current state FSM FFd1-In2
    LUT6:I0->0 1
(current state FSM FFd1-In2)
    LUT6:I2->0 1 0.097 0.379 current state FSM FFd1-In3
(current state FSM FFd1-In3)
   LUT6:I4->0 1 0.097 0.000 current state FSM FFd1-In6
(current_state_FSM_FFd1-In)
                         0.008 current state FSM FFd1
   Total
                          4.235ns (1.263ns logic, 2.972ns route)
                                 (29.8% logic, 70.2% route)
______
Timing constraint: Default OFFSET IN BEFORE for Clock 'add1 add2 OR 60 o'
 Total number of paths / destination ports: 19974 / 28
______
Offset:
                 5.160ns (Levels of Logic = 13)
                rst (PAD)
 Source:
 Destination: time remaining 12 (LATCH)
 Destination Clock: add1 add2 OR 60 o falling
 Data Path: rst to time_remaining_12
                                  Net
                           Gate
                fanout Delay Delay Logical Name (Net Name)
   Cell:in->out
   ______
               40 0.001 0.664 rst_IBUF (rst_IBUF)
    TRUF: T->0
    LUT4:I0->0
                     41 0.097 0.791 Mmux n05781141 (Mmux n0578114)
    LUT5:I0->0
                     1 0.097 0.000
Madd time remaining[13] GND 1 o add 30 OUT lut<3>
(Madd_time_remaining[13]_GND_1_o_add_30_OUT_lut<3>)
                      1 0.353 0.000 Madd_time_remaining[13]_GND_1_o_add_30_OUT_cy<3>
    MUXCY:S->O
(Madd time remaining[13] GND 1 o add 30 OUT cy<3>)
    MUXCY:CI->O
                     1 0.023 0.000 Madd time remaining[13] GND 1 o add 30 OUT cy<4>
(Madd_time_remaining[13]_GND_1_o_add_30_OUT_cy<4>)
    MUXCY:CI->O 1 0.023 0.000 Madd time remaining[13] GND 1 o add 30 OUT cy<5>
(Madd_time_remaining[13]_GND_1_o_add_30 OUT cy<5>)
    MUXCY:CI->O 1 0.023 0.000 Madd time remaining[13]_GND_1_o_add_30_OUT_cy<6>
(Madd_time_remaining[13]_GND_1_o_add_30_OUT_cy<6>)
                      1 0.023 0.000 Madd_time_remaining[13]_GND_1_o_add_30_OUT_cy<7>
    MUXCY:CI->O
(Madd_time_remaining[13]_GND_1_o_add_30_OUT_cy<7>)
                     2 0.370 0.383
    XORCY:CI->O
Madd time remaining[13] GND 1 o add 30 OUT xor<8> (time remaining[13] GND 1 o add 30 OUT<8>)
                       2 0.097 0.561 SF06 (SF06)
    LUT6:I4->0
                       1 0.097 0.295 SF07 (SF0)
    LUT6:I2->0
                       1 0.097 0.379 PWR 1 o current state[2] LessThan 91 o11
    LUT6:I5->0
(PWR 1 o current state[2] LessThan 91 o1)
```

1 0.097 0.000

TJUT5: T1->0

```
LUT5:I3->0 14 0.097 0.339 PWR 1 o current state[2] LessThan 91 o114
(PWR_1_o_current_state[2]_LessThan_91_o)
                 0.349
                           time remaining 12
                  5.160ns (1.747ns logic, 3.413ns route)
  Total
                       (33.9% logic, 66.1% route)
______
Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'
 Total number of paths / destination ports: 27 / 27
______
           0.709ns (Levels of Logic = 1)
Offset:
           a1 (FF)
 Source:
 Destination: a1 (PAD)
Source Clock: clk risi
           clk rising
 Data Path: al to al
                       Net
                  Gate
  Cell:in->out fanout Delay Delay Logical Name (Net Name)
  ______
  FDS:C->O
              16 0.361 0.348 al (al OBUF)
                 0.000 al OBUF (al)
  OBUF:I->O
  _____
                  0.709ns (0.361ns logic, 0.348ns route)
  Total
                       (50.9% logic, 49.1% route)
______
Cross Clock Domains Report:
_____
Clock to Setup on destination clock add1 add2 OR 60 o
_____
          | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
         |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
Source Clock
_____
Clock to Setup on destination clock clk
-----+
         | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
Source Clock | Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
_____
add1 add2 OR 60 o| | 8.895|
clk | 4.488| |
                           - 1
_____
______
Total REAL time to Xst completion: 12.00 secs
Total CPU time to Xst completion: 11.56 secs
```

-->

#### Total memory usage is 604056 kilobytes

Number of errors : 0 ( 0 filtered)

Number of warnings : 16 ( 0 filtered)

Number of infos : 5 ( 0 filtered)