## **Chapter 4 :: Hardware Description Languages**

## Digital Design and Computer Architecture

David Money Harris and Sarah L. Harris



### Introduction

- Hardware description language (HDL): allows designer to specify logic function only. Then a computer-aided design (CAD) tool produces or *synthesizes* the optimized gates.
- Most commercial designs built using HDLs
- Two leading HDLs:
  - Verilog
    - developed in 1984 by Gateway Design Automation
    - became an IEEE standard (1364) in 1995
  - VHDL
    - Developed in 1981 by the Department of Defense
    - Became an IEEE standard (1076) in 1987



### **HDL** to Gates

### Simulation

- Input values are applied to the circuit
- Outputs checked for correctness
- Millions of dollars saved by debugging in simulation instead of hardware

### Synthesis

Transforms HDL code into a *netlist* describing the hardware (i.e., a list of gates and the wires connecting them)

#### **IMPORTANT:**

When describing circuits using an HDL, it's critical to think of the **hardware** the code should produce.

ELSEVIER

## **Verilog Modules**



# Two types of Modules:

- Behavioral: describe what a module does
- Structural: describe how a module is built from simpler modules

ELSEVIER PROPERTY OF THE PROPE

## **Behavioral Verilog Example**

# Verilog:

## **Behavioral Verilog Simulation**

# Verilog:

| Now:<br>800 ns     |   | 0 ns 160 320 ns 480 640 ns 800 |
|--------------------|---|--------------------------------|
| <mark>∛ll</mark> a | 0 |                                |
| <b>∛∥</b> b        | 0 |                                |
| <b>∛</b> 1 c       | 0 |                                |
| <b>∭</b> y         | 0 |                                |

## **Behavioral Verilog Synthesis**

# Verilog:

## Synthesis:





# **Verilog Syntax**

- Case sensitive
  - Example: reset and Reset are not the same signal.
- No names that start with numbers
  - Example: 2mux is an invalid name.
- Whitespace ignored
- Comments:
  - // single line comment
  - /\* multilinecomment \*/



## **Structural Modeling - Hierarchy**

```
module and3(input a, b, c,
              output y);
   assign y = a \& b \& c;
 endmodule
 module inv(input a,
            output y);
   assign y = \sim a;
 endmodule
 module nand3(input a, b, c
               output y);
   wire n1;
                                 // internal signal
   and3 andgate(a, b, c, n1); // instance of and3
   inv inverter(n1, y);  // instance of inverter
 endmodule
Copyright © 2007 Elsevier
```

## **Bitwise Operators**

```
module gates (input [3:0] a, b,
               output [3:0] y1, y2, y3, y4, y5);
   /* Five different two-input logic
       gates acting on 4 bit busses */
   assign y1 = a \& b; // AND
   assign y2 = a \mid b; // OR
                                                          y3[3:0]
   assign y3 = a ^ b; // XOR
   assign y4 = \sim (a & b); // NAND \frac{a(3:0)}{b(3:0)}
   assign y5 = \sim (a \mid b); // NOR
                                                 y1[3:0]
                                                         y4[3:0]
                                                                [3:0]
y1[3:0]
endmodule
                                                 y2[3:0]
                                                         y5[3:0]
```

// single line comment
/\*...\*/ multiline comment



## **Reduction Operators**



## **Conditional Assignment**



is also called a *ternary operator* because it operates on 3 inputs: s, d1, and d0.

### **Internal Variables**

```
module fulladder(input a, b, cin, output s, cout);
      wire p, g;  // internal nodes
      assign p = a ^ b;
      assign g = a \& b;
      assign s = p ^ cin;
      assign cout = g \mid (p \& cin);
    endmodule
           cin
                                                     cout
                                            cout
                               un1_cout
Copyright © 2007 Elsevier
```

## **Precedence**

### Defines the order of operations

# Highest

| ~            | NOT              |  |  |
|--------------|------------------|--|--|
| *, /, %      | mult, div, mod   |  |  |
| +, -         | add, sub         |  |  |
| <<, >>       | shift            |  |  |
| <<<, >>>     | arithmetic shift |  |  |
| <, <=, >, >= | comparison       |  |  |
| ==, !=       | equal, not equal |  |  |
| &, ~&        | AND, NAND        |  |  |
| ^, ~^        | XOR, XNOR        |  |  |
| , ~          | OR, XOR          |  |  |
| ?:           | ternary operator |  |  |





## **Numbers**

Format: N'Bvalue

N =number of bits, B =base

N'B is optional but recommended (default is decimal)

| Number       | # Bits  | Base        | Decimal<br>Equivalent | Stored    |
|--------------|---------|-------------|-----------------------|-----------|
| 3'b101       | 3       | binary      | 5                     | 101       |
| 'b11         | unsized | binary      | 3                     | 000011    |
| 8'b11        | 8       | binary      | 3                     | 00000011  |
| 8'b1010_1011 | 8       | binary      | 171                   | 10101011  |
| 3'd6         | 3       | decimal     | 6                     | 110       |
| 6'042        | 6       | octal       | 34                    | 100010    |
| 8'hAB        | 8       | hexadecimal | 171                   | 10101011  |
| 42           | Unsized | decimal     | 42                    | 000101010 |

ELSEVIER

## **Bit Manipulations: Example 1**

```
assign y = {a[2:1], {3{b[0]}}, a[0], 6'b100_010};

// if y is a 12-bit signal, the above statement produces:
y = a[2] a[1] b[0] b[0] b[0] a[0] 1 0 0 0 1 0

// underscores (_) are used for formatting only to make it easier to read. Verilog ignores them.
```

ELSEVIER

## **Bit Manipulations: Example 2**

## Verilog:

Synthesis:





## **Z: Floating Output**

# Verilog:

# Synthesis:



### **Tri-State Buffers**

- 'Z' value is the tri-stated value
- This example implements tri-state drivers driving BusOut

```
module tstate (EnA, EnB, BusA, BusB, BusOut);
  input EnA, EnB;
  input [7:0] BusA, BusB;
  output [7:0] BusOut;

  assign BusOut = EnA ? BusA : 8'bZ;
  assign BusOut = EnB ? BusB : 8'bZ;
endmodule
```



## **Delays**

module example (input a, b, c,

output y);

```
wire ab, bb, cb, n1, n2, n3;
     assign #1 {ab, bb, cb} = ^{a}, b, c};
     assign \#2 n1 = ab & bb & cb;
     assign \#2 n2 = a & bb & cb;
     assign \#2 n3 = a & bb & c;
     assign \#4 y = n1 | n2 | n3;
   endmodule
  /abi
  /ББ
  /cbi
  /n1
  /n2
     Copyric
```

## **Delays**

#### Delay annotation is *ignored* by synthesis!

- Only useful for simulation/modeling
- But may cause simulation to work when synthesis doesn't
  - Beware!!



# **Inertial and Transport Delays**

- Inertial Delay
  - #3 X = A;
    - Wait 3 time units, then assign value of A to X
  - The usual way delay is used in simulation
    - models logic delay reasonably
- Transport Delay
  - $X \le #3 A;$ 
    - Current value of A is assigned to X, after 3 time units
  - Better model for transmission lines and high-speed logic



### **Parameterized Modules**

#### 2:1 mux:

### Instance with 8-bit bus width (uses default):

```
mux2 mux1(d0, d1, s, out);
```

### Instance with 12-bit bus width:

```
mux2 # (12) lowmux(d0, d1, s, out);
```

ELSEVIER

### **Named Parameters**

#### 2:1 mux:

### Naming parameters – order doesn't matter:

```
mux2 mux1(.s(s), .y(out), .d0(d0), .d1(d1));
```

### Instance with 12-bit bus width:

```
mux2 #(width=12) lowmux
(.s(s), .y(out), .d0(d0), .d1(d1));
```

## **Always Statement**

#### **General Structure:**

```
always @ (sensitivity list)
statement;
```

Whenever the event in the sensitivity list occurs, the statement is executed

This is dangerous

For combinational logic use the following!

```
always @ (*)
statement;
```



### **Other Behavioral Statements**

- Statements that must be inside always statements:
  - if/else
  - case, casez
- Reminder: Variables assigned in an always statement must be declared as reg (even if they're not actually registered!)



## Combinational Logic using always

This hardware could be described with assign statements using fewer lines of code, so it's better to use assign statements in this case.

Copyright © 2007 Elsevier 4-<27>



## Combinational Logic using case

```
module sevenseg(input [3:0] data,
                output reg [6:0] segments);
  always @(*)
    case (data)
      //
                        abc defq
      0: segments = 7'b111 1110;
      1: segments = 7'b011 0000;
      2: segments = 7'b110 1101;
      3: segments = 7'b111 1001;
      4: segments = 7'b011 0011;
      5: segments = 7'b101 1011;
      6: segments = 7'b101 1111;
      7: segments = 7'b111 0000;
      8: segments = 7'b111 1111;
      9: segments = 7'b111 1011;
      default: segments = 7'b000 0000; // required
    endcase
endmodule
```

ELSEVIER

## Combinational Logic using case

- In order for an always block statement to implement combinational logic, all possible input combinations must be described by the HDL.
- Remember to use a **default** statement when necessary in case statements.
- This is why assign statements are always preferable to combinational always blocks (when possible)

ELSEVIER

# Combinational Logic using casez

```
module priority casez(input [3:0] a,
                       output reg [3:0] y);
  always @(*)
    casez(a)
      4'b1???: y = 4'b1000; // ? = don't care
      4'b01??: y = 4'b0100;
      4'b001?: y = 4'b0010;
      4'b0001: y = 4'b0001;
      default: y = 4'b0000;
                                      y23[0]
   endcase
endmodule
                                      y24[0]
```



## for loops

### Remember – always block is executed at compile time!

```
module what (
  input [8:0] data,
  output reg [3:0] count
);
  integer     i;
  always @(*) begin
    count = 0;
  for (i=0; i<9; i=i+1) begin
    count = count + data[i];
  end
  end
end
endmodule</pre>
```

## while loops

```
module what (
  input [15:0] in,
  output reg [4:0] out);
  integer i;
  always @(*) begin: count
    out = 0;
    i = 15;
    while (i \geq= 0 && ~in[i]) begin
      out = out + 1;
      i = i - 1;
    end
  end
endmodule
```

### disable - exit a named block

```
module what (
  input [15:0] in,
  output reg [4:0] out
  );
  integer i;
  always @(*) begin: count
    out = 0;
    for (i = 15; i >= 0; i = i - 1) begin
      if (~in[i]) disable count;
      out = out + 1;
    end
  end
endmodule
```

ELSEVIER PROPERTY OF THE PROPE