

# **DesignWare IIP**

Functional Specification

DWC\_mshc/DWC\_mshc\_lite 1.70a-ea00 Functional spec

Revision: 1.0

Date: 30th June, 2017

#### **ABSTRACT**

This document describes the enhancement in DWC\_mshc/DWC\_mshc\_lite IP for muxing sampling clock in HS400 mode

## **Copyright Notice and Proprietary Information**

Copyright © 2017 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AEON, AMPS, ARC, Astro, Behavior Extracting Synthesis Technology, Cadabra, CATS, Certify, CHIPit, CoMET, Confirma, CODE V, Design Compiler, DesignSphere, DesignWare, Eclypse, Formality, Galaxy Custom Designer, Global Synthesis, HAPS, HapsTrak, HDL Analyst, HSIM, HSPICE, Identify, Leda, LightTools, MAST, MaVeric, METeor, ModelTools, NanoSim, NOVeA, OpenVera, ORA, PathMill, Physical Compiler, PrimeTime, SCOPE, SiVL, SNUG, SolvNet, Sonic Focus, STAR Memory System, SVP Café, Syndicated, Synplicity, the Synplicity logo, Synplify, Synplify Pro, Synthesis Constraints Optimization Environment, TetraMAX, UMRBus, VCS, Vera, and YieldExplorer are registered trademarks of Synopsys, Inc.

#### Trademarks (™)

AFGen, Apollo, ASAP, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, BEST, Columbia, Columbia-CE, Cosmos, CosmosLE, CosmosScope, CRITIC, CustomExplorer, CustomSim, Custom WaveView, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, DesignPower, DFTMAX, Direct Silicon Access, Discovery, Encore, EPIC, Galaxy, HANEX, HDL Compiler, Hercules, Hierarchical Optimization Technology, High-performance ASIC Prototyping System, HSIMplus, i-Virtual Stepper, IC Compiler, IICE, in-Sync, iN-Tandem, Intelli, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, Liberty, Libra-Passport, Library Compiler, Macro-PLUS, Magellan, Mars, Mars-Rail, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, MultiPoint, ORAengineering, Physical Analyst, Planet, Planet-PL, Platform Architect, Polaris, Power Compiler, Processor Designer, Raphael, RippledMixer, Saturn, Scirocco, Scirocco-I, SiWare, SPW, Star-RCXT, Star-SimXT, StarRC, Synphony Model System Compiler, System Designer, System Studio, Taurus, TotalRecall, TSUPREM-4, VCSi, VHDL Compiler, VMC, and Worksheet Buffer are trademarks of Synopsys, Inc.

#### Service Marks (SM)

MAP-in and TAP-in are service marks of Synopsys, Inc.

#### Third-Party Trademark Acknowledgements

SystemC is a trademark of the Open SystemC Initiative and is used under license.

ARM and AMBA are registered trademarks of ARM Limited.

Saber is a registered trademark of SabreMark Limited Partnership and is used under license.

Entrust is a registered trademark of Entrust Inc. in the United States and in certain other countries. In Canada, Entrust is a trademark or registered trademark of Entrust Technologies Limited. Used by Entrust.net Inc. under license.

All other product or company names may be trademarks of their respective owners.

Synopsys, Inc. 700 E. Middlefield Road Mountain View, CA 94043

http://www.synopsys.com

## **Document Revision History:**

| Version | Date       | Author              | Change Description         |
|---------|------------|---------------------|----------------------------|
| 1.0     | 23/06/2017 | Mobile Storage team | Preliminary version        |
| 2.0     | 30/06/2017 | Mobile Storage team | 1.70a-ea00 release version |

## **Disclaimer**

This is a preliminary version of the functional specification and is being shared for review. This Synopsys Confidential . Shared under Synopsys specification is subject to change, based on the inputs from the reviewers. It should also be noted that Synopsys may adopt a phased approach for the implementation of the features and functionality, and thus not all features described here in this version of the document may be

## Table of Contents

| 1. | Intro                | oduction                                    | 6  |
|----|----------------------|---------------------------------------------|----|
| 1  | .1                   | Sampling clock muxing in 1.60a and below    | 6  |
| 1  | .2                   | Proposed Enhancement                        | 8  |
| 1  | .3                   | Standards Compliance                        | 8  |
| 2. | Enh                  | nancement Description                       | 9  |
| 2  | 2.1                  | User Interface changes                      | 9  |
| 2  | 2.2                  | New Parameters                              | 9  |
| 2  | 2.3                  | Backward Compatibility with 1.60a and below | 9  |
| 2  | 2.4                  | New I/O Signal description                  |    |
| 3. | Reg                  | gisters                                     | 9  |
| 4. | Fun                  | nctional Description                        | 10 |
| 5. | Imp                  | olementation Guidelines                     | 11 |
| 6. | Prog                 | gramming Sequence                           | 11 |
| 7. | Documentation Impact |                                             |    |
| 8. | Ref                  | erences                                     | 11 |

No table of figures entries found.

#### 1. Introduction

1.70a-ea00 release introduces a new enhancement on muxing the sampling clock in HS400 mode, description of this new functionality is as described in this document.

### 1.1 Sampling clock muxing in 1.60a and below

The eMMC standard version 5.0 and above provides the data strobe interface signal that is driven by the device during read data output and write CRC status response output in HS400 mode. The enhanced data strobe (eMMC version 5.1 and above) is also driven during the CMD response in HS400 mode. In HS400 spped mode, DWC\_mshc uses data strobes signal to sample the read data and write CRC status response. This signal is also used to sample the CMD response when enhanced strobe is enabled in DWC\_mshc. The host system shall phase delay the data strobe so that it is center aligned. For other speed mode of operation, DWC\_mshc controller used cclk\_rx to sample the read data, write CRC response and CMD response.

To facilitate the sampling either with respect to data strobe or cclk\_rx, DWC\_mshc controller internally implement a clock mux. The mux control is generated based on the speed mode of operation. It is synchronous to rising edge of cclk\_rx. Figure 1-1 represents the muxing of sampling clock based on speed of operation. However, cclk\_rx is used as a test clock during scan mode.



Figure 1-1: Sampling clock muxing in 1.60a

Since data strobe is actively driven by eMMC device only during the transfer, data strobe is held low during the switching of sampling clock. However, the switching mux control is launched at rising edge of cclk\_rx, a glitch may be observed on sampling clock if paths are not balanced i.e if (t\_Clk2q + t\_Comb) delay of the mux control is not compensated on the path delay of mux data. Figure 1-2 shows the glitch on sampling clock if cclk\_rx to the DWC\_mshc\_clk\_mux\_2x1 is not balanced for (t\_Clk2q + t\_Comb).



### 1.2 Proposed Enhancement

The enhancement is to change the mux control on the negative edge of cclk\_rx so that no glitch is generated due to (t\_Clk2q and t\_Comb) delay on the mux control

## 1.3 Standards Compliance

The solution conforms to the following specifications.

- Synopsys Confidential. Shared under the ✓ SD Specifications Part A2 SD Host Controller Standard Specification Version 4.10,

## 2. Enhancement Description

## 2.1 User Interface changes

No change

#### 2.2 New Parameters

No change

## 2.3 Backward Compatibility with 1.60a and below

Synopsys Confidential. Shared under This enhancement always changes the mux control for sampling clock in HS400 mode with respect

## 4. Functional Description

In this enhancement, the mux control to sampling clock mux changes with respect to negative edge of cclk\_rx. Since data strobe and cclk\_rx is held low during the change of mux control, a glitch is not generated without the need to compensate the path delay (t\_Clk2q and T\_Comb). The same circuitry is implemented for sampling the CMD response in enhanced strobe mode.

The enhancement brings in some negative edge triggered flops in functional mode. However, a scan mux is implemented so that all negative edge triggered flops in functional mode can be included in the single positive scan chain. Figure 4-1 represents the new circuitry for muxing sample clock.



Figure 4-1: Sampling clock mux control in 1.70a-ea00

Figure 4-2 shows the sampling clock without glitch. In this approach, the clock mux control changes while both the clocks are held low.



Figure 4-2: No glitch on sampling clock

## 5. Implementation Guidelines

Add ¼ cycle max path delay synthesis constraint for clock mux control input as depicted below



Figure 5-1: Max path delay synthesis constraint on clock mux control input

## 6. Programming Sequence

No change

## 7. Documentation Impact

Databook and userguide will be updated and delivered as part of 1.70a-GA release

## 8. References

- SD Specifications Part A2 SD Host Controller Standard Specification Version 4.20
- DesignWare Cores Mobile Storage Host Controller Databook version 1.60a
- DesignWare Cores Mobile Storage Host Controller Userguide version 1.60a