## ARCH CS2201 - 2021I

## Lab 08: Multicycle Processor Implementation - Datapath

{Prof.: jgonzalez}@utec.edu.pe

## **Multicycle Processor Completion**

In this lab, you will complete your own multicycle ARM processor! Please refer to your Lab 05 handout for an overview of the processor. In Lab 05, you created the control unit. In this lab you will design the datapath and test your completed ARM multicycle processor.

This lab uses the same testbench and generic parts as in Lab 04. Copy them from arm\_single.v from Lab 04. Copy your alu.v file from Lab 04. Also copy your arm multi.v file containing your controller from Lab 05.

### **Test Program**

Use the same test program and memfile.dat from the first part of Lab 04.

As in Lab 04, it is very helpful to first predict the results of a test program before running the program so that you know what to expect and can discover and track down discrepancies. Table 1, which is partially completed, lists the expected instruction trace while running the test program. Complete the remainder of the table. Do this before you run simulations so you have a set of expectations to check your results against; otherwise, it is easy to fool yourself into believing that erroneous simulations are correct.

Notice that the instruction (Instr) is fetched during the FETCH state and therefore not updated until the Decode state of each instruction.

When ALUResult will not be used (e.g. in the Writeback state of any instruction), you may indicate an 'x' for don't care rather than predicting the useless value that the processor will actually compute.

## **Datapath Design**

Refer to Figure 1 in Lab 05 for the hardware modules you need to set up your datapath. Design the datapath unit in Verilog.

Remember that you may reuse hardware from earlier labs (such as the ALU, multiplexers, registers, sign-extension hardware modules, register file, etc.) wherever possible.

All of your registers should take a *Reset* input to reset the initial value to a known state (0). The Instruction Register (IR) and PC also require enable inputs. Pay careful attention to bus connections when you instantiate a module; they are an easy place to make mistakes.

Simulate your processor using the testbench from Lab 04. The Reset signal is set high at first. Display, at a minimum, *clk*, *reset*, *PC*, *Instr*, *state*, *SrcA*, *SrcB*, and *ALUResult*. You will likely want to add other signals to help debug. Check that your results match the expectations from Table 1. If there are any mismatches, debug your design and fix the errors.

When you are finished – congratulations! You have built a microprocessor by yourself and have proven your mastery of microarchitecture, Verilog, FSMs, and logic design!

#### **Debugging**

Hopefully your lab will have at least one error so you will get to hone your debugging skills! Here are some hints:

- 1. Be sure you thoroughly understand how the ARM multicycle processor is supposed to work. This system is too complex to debug by trial and error. You should be able to predict what value every signal should be at every point in time while debugging.
- 2. **In general, trace problems by finding the first point in a simulation where a signal has an incorrect value.** Don't worry about later problems because they could have been caused by the first error. Identify which circuit element is producing the bad output and add all its inputs to the simulation. Repeat until you have isolated the problem.

# Guideline

- Create your folders with the names: Exercise 1. Submit your solution as a .zip file via Gradescope with: 1) folders with required files (Verilog source, testbench, and vcd waveforms), 2) report in .pdf (outside of the folders).
- Deadline: Check in Canvas "Tareas" Section> Lab06.
- It is not allowed to use partially or total solutions from online forums or another type of source. **Propose your own solutions.** If not, grade is zero (0) according to UTEC rules.
- Include the following elements **in the following order** in your final submission. Clearly label each part by number. Poorly organized submissions will lose points.
- 1. A completed copy of Table 1 indicating the expected outcome of running the test program.
- 2. Verilog code of the datapath module.
- 3. Simulation waveforms of the processor showing *clk*, *reset*, *PC*, *Instr*, *state*, and *ALUResult* in this order while running the test program. As always, output the values in hexadecimal and make sure they are readable. Do the results match your expectations? Does the program indicate Simulation Succeeded?

|          |       |    |          | (FSM)    |      |      |           |
|----------|-------|----|----------|----------|------|------|-----------|
| Cycle    | Reset | PC | Instr    | state    | SrcA | SrcB | ALUResult |
| 1        | 1     | 00 | 0        | FETCH    | 0    | 4    | 4         |
| 2        | 0     | 04 | SUB      | DECODE   | 4    | 4    | 8         |
|          |       |    | E04F000F |          |      |      |           |
| 3        | 0     | 04 |          | EXECUTER | 8    | 8    | 0         |
| 4        | 0     | 04 |          | ALUWB    | Х    | Х    | Х         |
| 5        | 0     | 04 |          | FETCH    | 4    | 4    | 8         |
| 6        | 0     | 80 | ADD      | DECODE   | 8    | 4    | С         |
|          |       |    | E2802005 |          |      |      |           |
| 7        | 0     | 08 |          | EXECUTEI | 0    | 5    | 5         |
| 8        | 0     | 80 |          | ALUWB    | X    | Х    | Х         |
| 9        | 0     | 80 |          | FETCH    | 8    | 4    | С         |
| 10       | 0     |    |          |          |      |      |           |
| 11       | 0     |    |          |          |      |      |           |
| 12       | 0     |    |          |          |      |      |           |
| 13       | 0     |    |          |          |      |      |           |
| 14       | 0     |    |          |          |      |      |           |
| 15       | 0     |    |          |          |      |      |           |
| 16       | 0     |    |          |          |      |      |           |
| 17       | 0     |    |          |          |      |      |           |
| 18       | 0     |    |          |          |      |      |           |
| 19       | 0     |    |          |          |      |      |           |
| 21       | 0     |    |          |          |      |      |           |
| 22       | 0     |    |          |          |      |      |           |
| 23       | 0     |    |          |          |      |      |           |
| 24       | 0     |    |          |          |      |      |           |
| 25       | 0     | 18 |          | FETCH    | 18   | 4    | 1C        |
| 26       | 0     | 1C | ADD      | DECODE   | 1C   | 4    | 20        |
|          |       | 10 | E0855004 | DECODE   |      |      | 20        |
| 27       | 0     | 1C |          | EXECUTER | 4    | 7    | В         |
| 28       | 0     | 1C |          | ALUWB    | X    | X    | Х         |
| 29       | 0     |    |          |          |      |      |           |
| 30       | 0     |    |          |          |      |      |           |
| 31       | 0     |    |          |          |      |      |           |
| 32       | 0     |    |          |          |      |      |           |
| 33       | 0     |    |          |          |      |      |           |
| 34       | 0     |    |          |          |      |      |           |
| 35       | 0     |    |          |          |      |      |           |
| 36       | 0     |    |          |          |      |      |           |
| 37       | 0     |    |          |          |      |      |           |
| 38<br>39 | 0     |    |          |          |      |      |           |
|          |       |    |          |          |      |      |           |
| 40       | 0     |    |          |          |      |      |           |
| 41       | 0     |    |          |          |      |      |           |
| 42       | 0     |    |          |          |      |      |           |
| 43       | 0     |    |          |          |      |      |           |
| 45       | 0     |    |          |          |      |      |           |
| 46       | 0     |    |          |          |      |      |           |
| 47       | 0     |    |          |          |      |      |           |
| 48       | 0     |    |          | 1        |      |      |           |
| 49       | 0     |    |          |          |      |      |           |
| 50       | 0     |    |          | 1        |      |      |           |
| 51       | 0     |    |          |          |      |      |           |
| 52       | 0     |    |          |          |      |      |           |
| J 2      | Ŭ     | 1  | l        | <u>I</u> |      | l    |           |

|    |   | 1 | ı | 1 |  |
|----|---|---|---|---|--|
| 53 | 0 |   |   |   |  |
| 54 | 0 |   |   |   |  |
| 55 | 0 |   |   |   |  |
| 56 | 0 |   |   |   |  |
| 57 | 0 |   |   |   |  |
| 58 | 0 |   |   |   |  |
| 59 | 0 |   |   |   |  |
| 60 | 0 |   |   |   |  |
| 61 | 0 |   |   |   |  |
| 62 | 0 |   |   |   |  |
| 63 | 0 |   |   |   |  |
| 64 | 0 |   |   |   |  |
| 65 | 0 |   |   |   |  |
| 66 | 0 |   |   |   |  |
| 67 | 0 |   |   |   |  |
| 68 | 0 |   |   |   |  |
| 69 | 0 |   |   |   |  |
| 70 | 0 |   |   |   |  |
| 71 | 0 |   |   |   |  |
| 72 | 0 |   |   |   |  |
| 73 | 0 |   |   |   |  |
| 74 | 0 |   |   |   |  |

Table 1. Expected Instruction Trace