# Encoding using (n-k)bit shift register

In order to obtain semainder polynomial b(n), we have to perform the division of 2nh D(n) by the generalo polynomial g(x). This division can be accomplished using dividing cicuil consist of feedback shift register.

#### Encoder (n,k) cyclic code



Department of ECE, SCMS School of Engineering & Technology

# Operation of encoder

Function.

It is assumed that at the occurrence of clock pulse, negistic enpuls are shifted into register and appear at the end of the clock pulse.

Warman A. town 183

1. With the gate turned ON. and smill in positions!

the information digits (dod, d2...dk-1) are shifted into
register (with dk-1 first) and simultaneously into the

communication channel.

As soon as Kunformation digits have been shifted into the engistis, registis contains parity check bits (Ro R1...Rn-K-1) 2. With the gate turned OFF and the switch in position 2, the contents of the shift register are shifted into the channel. Thus the code-vector (R<sub>0</sub>, R<sub>1</sub>, ...., R<sub>n-k-1</sub>, d<sub>0</sub>, d<sub>1</sub>, ..., d<sub>k-1</sub>) is generated and sent over the channel.



## Example

Golution

$$g(x) = g_0 + g_1 x + g_2 x^{2} + \dots g_{n-k} x^{n-k}.$$

$$= 1 + g_1 x + g_2 x^{2} + \dots g_{n-k} x^{n-k}.$$

$$g_0 = g_{n-k}$$

$$g(un)$$

$$g(n) = 1 + n + n^3 \quad \text{for } (7,4) \text{ aydic code}.$$

$$componing coeffecients on have
$$g_0 = 1 + g_1 = 1 + g_2 = 1$$$$

Department of ECE, SCMS School of Engineering & Technology

#### Encoder circuit



Department of ECE, SCMS School of Engineering & Technology



Department of ECE, SCMS School of Engineering & Technology



Fig. 5.14: Encoder for (7, 4) cyclic code of example 5.24

#### Department of ECE, SCMS School of Engineering & Technology

(i) For the message D = [1 0 0 1], the shift register contents are shown in table 5.22.

| Number of shifts                                                 | Input<br>D      |   |     | t Registent |     | Remainder<br>bits → R |
|------------------------------------------------------------------|-----------------|---|-----|-------------|-----|-----------------------|
| Initialisation → switch S is in position-1 and gate is turned ON |                 | 0 | 0   | 0           |     |                       |
| 1                                                                | 1               |   | 1   | 1           | 0   | 7                     |
| 2                                                                | .0              |   | 0   | 1           | 1   | _                     |
| 3                                                                | . 0             |   | . 1 | 1           | 1   |                       |
| 4                                                                | . 1             |   | 0   | 1           | 1   | _                     |
| Switch 5 move<br>and gate is to                                  | s to position-2 |   |     | * .         |     |                       |
| 5                                                                | X               | - | 0   | 0           | 1   | 1 (R <sub>2</sub> )   |
| 6                                                                | x -             |   | . 0 | U           | . 0 | 1 (R <sub>1</sub> )   |
| 7                                                                | X               |   | 0   | 0           | 0   | $_{0}$ (R $_{0}$ )    |

Table 5.22 Contents of shift register in the encoder of figure 5.14 for message sequence D = 1001

### Mechanism of operation

```
Initialisation - clear RORIRZ.
                    ie RORIR2 = 000.
   Then & is in position 1 to read inputs gut is on.
2. ip data dodided= 1001. moving Pafiest to 2nd M.A.
    Rg= 0 ofp of 2nd MA=1.
s. ofp of, gate is moved to Ro. and Ro: 1. (gate =1)
  The previous nature of Ro = 0 was moved to $1.MA (1).
and RI= OPI = PI.
Rielling C. Adjust School of El
```

Previous nalue of R: is moned to Re diecley. R==0. So Ind sequence RoRIR2 = 110.

4. Dent is of 0. Henre Da to sud MA.

0 ① 0 = 0. gali = 0. -> monus to Ro = Q.

 $1 \oplus 0 = 1$   $R_1 = \underline{1}$ .  $R_2 = \text{previous}$   $R_1 = 0$ .

ill red sequence is oot. 011.

F. Next infall is 0. gala is  $0 \oplus 1 = 1$ .  $R_0 = 1$ .  $R_1 = 0 \oplus 1 = 1$ .  $R_2 = 1$ .

6). Nent (Eglast) inful' do:1. Modulo adder MA@ mill have inputs ( gate is zuo. Ro=0. RI = IDD= ØI. Consider gate nalue g, has same Last- 011 when all data bils are moned ento the registir; final contenté of shift registir is oc. 011. These are coefficients of polynomial R(x).

Department of ECE, SCMS School of Engineering & Technology

Now suitth six shifted to position 2 and gate is livened DFF (EN=0) 24 contents of SR are shifted into channe using 3 more shifts. The coderación is tern The codeneda generaled is sent once the channel-

Department of ECE, SCMS School of Engineering & Technology