

# Chiffre: A Configurable Hardware Fault Injection Framework for RISC-V Systems

Schuyler Eldridge Alper Buyuktosunoglu Pradip Bose

2<sup>nd</sup> Workshop on Computer Architecture Research with RISC-V

# Motivation: Selective Latch Hardening

Given a hardware design, which latches require hardening?

- Some of them? ..... Difficult to find!

A closed-form solution is impractical, however, empirical approaches that inject directly into a hardware description work well:

- A manually instrumented Illinois Verilog Model [1]
- The CLEAR methodology [2]

However, there is no existing automated, open-source workflow for enabling injection experiments at speed.



<sup>[1]</sup> M. Maniatakos, N. Karimi, C. Tirumurti, A. Jas, and Y. Makris, Instruction-level impact analysis of low-level faults in a modern microprocessor controller, IEEE Trans. Computers, 60(9):1260-1273, 2011.

<sup>[2]</sup> E. Cheng, S. Mirkhani, L. G. Szafaryn, C.-Y. Cher, H. Cho, K. Skadron, M. R. Stan, K. Lilia, J. A. Abraham, P. Bose, et al. Clear: Cross-layer exploration for architecting resilience; Combining hardware and software techniques to tolerate soft errors in processor cores. In Design Automation Conference (DAC), 2016.

# Manual or Automated Verilog Instrumentation is Doable...



```
module MyModule( input clk,
                 , input scan en, input scan clk
                 , input scan in, output scan out
  reg x, y;
  wire not x;
  wire x faulty:
  MyInjector injector( .clock(clock), .in(x), .out(x faulty),
                        .scan en(scan en), .scan clk(scan clk).
                        .scan in(scan in), .scan out(scan out) );
  assign not x = -x faulty; // Right hand side replacement
  always @(posedge clk) begin
    y \le not x;
  end
endmodule
```



## ... Except for All the Corner Cases!

- genvar i; generate
- `ifdef MYDEFINE
- task, function
- disable
- Name collisions

## The difficulty lies in the complexity of the language

In software, we'd just use a compiler...



## LLVM – A Modern Compiler

- Frontend converts a high level language to an Intermediate Representation
- The LLVM compiler optimizes the program
- A backend emits a binary



Figure: LLVM Compiler Flow

## FIRRTL – A Modern Circuit Compiler (Emitting Verilog)

- 1 Frontend converts a high level language to the FIRRTL IR[1]
- The FIRRTL compiler optimizes the circuit
- A backend emits Verilog

[1]

P. S. Li, A. M. Izraelevitz, and J. Bachrach. Specification for the firrtl language. Technical Report UCB/EECS-2016-9, EECS Department, University of California, Berkeley, Feb 2016.



Figure: LLVM Compiler Flow

## Chiffre- Automated Fault Injection Instrumentation

- Chisel [1] frontend emits fault annotations
- FIRRTL transforms add fault injectors, scan chain
- The existing backend emits Verilog

I. Bachrach, H. Vo, B. Richards, Y. Lee, A. Waterman, R. Avižienis, J. Wawrzynek, and K. Asanović. Chisel: Constructing hardware in a scala embedded language. In 49th ACM/FDAC/IFFF Design Automation Conference (DAC), 2012.



Figure: Chiffre Flow



[1]

## Chiffre Framework Overview



Chiffre Chisel library

Chiffre FIRRTL **Transforms** 

Chiffre Scan Chain Utility

# Chiffre Chisel Library

```
import chisel3.
import chiffre.
/* A controller for injectors on the "main" scan chain */
class MyController extends Module with ChiffreController {
  val io = IO(new Bundle { } )
 lazv val scanId = "main"
 /* MyController body with scan chain logic not shown */
/* A module with faulty components */
class MvModule extends Module with ChiffreInjectee {
  val io = IO(new Bundle { } )
  val x = Reg(UInt(1.W))
  val y = Reg(UInt(4.W))
  val z = Reg(UInt(8.W))
  isFaulty(x, "main", classOf[inject.LfsrInjector32])
  isFaultv(v, "main", classOf[inject.StuckAt])
  isFaulty(z, "main", classOf[inject.CvcleInjector32])
```



## Chiffre FIRRTL Transforms



More details in the paper...

## Chiffre Scan Chain Utility

Given a scan chain description, set all configurable fields

More details in the paper...



# Fault Injection Experiments Enabled by Chiffre



We provide an example RoCC injector, LeChiffre, in the Chiffre Chisel Library

## Example of Self Injection: Rocket "Jailbreak"

#### Use LeChiffre to self-inject into the cycle CSR

```
;;; Test that passes if the cycle counter decreases
;;; (This violates the RISC-V specification!)
test:
  rdcvcle a0
  rdcycle a1
  bgt a0, a1, pass
  goto fail
pass:
  li a0. 0
  i done
fail:
 li a0. 1
done:
  ret
```

More information in our open-source test: faulty-cycle.S



#### **Future Work**

- SRAM injection
- Improved scan chain (or network), like Strober [1], MIDAS [2], FireSim [3]
- Fault injection experiment automation
- Recording/quantifying injection effects



<sup>[1]</sup> D. Kim, A. Izraelevitz, C. Celio, H. Kim, B. Zimmer, Y. Lee, J. Bachrach, and K. Asanović. Strober: fast and accurate sample-based energy simulation for arbitrary rtl. In Proceedings of the 43rd International Symposium on Computer Architecture (ECOA), 2016.

<sup>[2]</sup> D. Kim, C. Celio, D. Biancolin, J. Bachrach, and A. Krste. Evaluation of risc-v rtl with fpga-accelerated simulation. In 1st Workshop on Computer Architecture Research with RISC-V (CARRV), 2017.

<sup>[3]</sup> S. Karandikar, H. Mao, D. Kim, D. Biancolin, A. Amid, D. Lee, N. Pemberton, E. Amaro, C. Schmidt, A. Chopra, Q. Huang, K. Kovacs, B. Nikolic, R. Katz, J. Bachrach, and K. Asanović. Firesim: Fpga-accelerated cycle-exact scale-out system simulation in the public cloud. In Proceedings of the 45th International Symposium on Computer Architecture (ISCA), 2018.

## Open-source Availability

#### Chiffre is open-source (alpha) software/hardware!

Apache v2 License https://github.com/IBM/chiffre

## Acknowledgments

This research was developed with funding from the Defense Advanced Research Projects Agency (DARPA). The views, opinions and/or findings expressed are those of the authors and should not be interpreted as representing the official views or policies of the Department of Defense or the U.S. Government. This document is Approved for Public Release, Distribution Unlimited.

