# LAB 2: ENCODER, PRIORITY ENCODER AND 8TO3 ENCODER

# ARYA AGARWAL Roll Number - 210070012

16 August 2022

# **PART A: 4TO2 ENCODER**

### 1. Overview of the Experiment / Assignment:

- Encoder is a combination of gates that encodes a set of inputs into a given set of well defined output signals.
- 4 to 2 encoder means encoder with 4 inputs and 2 outputs.
- If Enable is 0, then the encoder will not work means all output 0.
- In this experiment our motive is to make circuit of encoder using AND and OR gates.

# 2. Experiment Setup or Approach to the Assignment:

• By observing the Truth table (given below) for 4to2 encoder, we try to formulate the possible circuit which is drawn below.

| A | В | С | D | E = 1 | Y1 | Υ0 |
|---|---|---|---|-------|----|----|
| 0 | 0 | 0 | 1 | 1     | 0  | 0  |
| 0 | 0 | 1 | 0 | 1     | 0  | 1  |
| 0 | 1 | 0 | 0 | 1     | 0  | 0  |
| 1 | 0 | 0 | 0 | 1     | 1  | 1  |

Therefore, the possible figure of encoder drawn is given in Fig 1



Fig 1

### 2.1 Design Code and Documentation:

Now once we have drawn the circuits on paper, its time to describe the circuit using code in vhdl language in Quartus. The dut, gates files will almost be same except some minor changes in both case.

The code for the main file is written below which is used to describe the circuit.

```
輻 | 🐽 📝 | 輩 輩 | 🖪 🗗 🐿 🔰 | 🐧 🖫 | 🤣 | 2678 📃
      library ieee;
use ieee.std_logic_1164.all;
 1
2
3
      library work;
use work.Gates.all;
 4
5
6
    8
9
10
12
    □architecture struct of four_TO_2_EN is
13
    Lsignal s1,s2:std_logic;
14
    ⊟begin
15
      R1:0R_2
16
17
      port map(A=>A, B=>B, Y=>s1);
      R2:OR_2
18
      port map(A=>A, B=>C , Y=>s2);
19
      N1: AND_2
20
      port map(A=>s1, B=>en, Y=>Y1);
21
22
      N2: AND_2
      port map(A=>s2, B=>en, Y=>Y0);
23
      end struct;
```

It is clear from the code that I have used 2 OR and 2 AND gates to fulfil my circuit. The RTL view of the code written above is shown below.



#### 3. Observations:

After you run the analysis of code with no error. The next step is to run the simulation. For this we again use the Modelsim - Altera Software. We also need the Testbench and the tracefile (already provided) to run the simulation. The simulation is shown below.



# TRANSCRIPT(all test cases passed successfully)



### **PART B: PRIORITY ENCODER**

# 1. Overview of the Experiment / Assignment:

- The job of a priority encoder is to produce a binary output address for the input with the highest priority.
- It is also a 4to2 encoder with same number of inputs and outputs but with different characteristics.
- Here in this experiment we will draw the circuit for Priority Encoder using the truth table.

# 2. Experiment Setup or Approach to the Assignment:

• Below is the truth table for the priority encoder.

Note - X represents Don't Care meaning the output does not depend on the particular input.

| A | В | С | D | V | Y1 | Υ0 |
|---|---|---|---|---|----|----|
| 0 | 0 | 0 | 0 | 0 | 0  | 0  |
| 0 | 0 | 0 | 1 | 1 | 0  | 0  |
| 0 | 0 | 1 | Х | 1 | 0  | 1  |
| 0 | 1 | Х | Х | 1 | 1  | 0  |
| 1 | Х | Х | Х | 1 | 1  | 1  |

# 2.1 Design Code and Documentation:

Now once we have drawn the circuits on paper, its time to describe the circuit using code in vhdl language in Quartus. The dut, gates files will almost be same except some minor changes in both case.

Now its time to write the code for the circuit drawn above in order to run its simulation. We have already made another folder. Now we will make a file in which I would write the code to describe the circuit. The same code is also written below.

```
💾 | 🕶 {}' | 🚅 🖅 | 🖪 💇 '🚹 | U 🐚 🐚 [268] 📃
     library ieee;
use ieee.std_logic_1164.all;
 3
     library work;
use work.Gates.all;
 4
 5
 6
7
   8
     end entity priority_en;
10
11
12
    □architecture struct of priority_en is
13
     Lsignal s1,s2,s3,s4:std_logic;
14
    ⊟begin
15
     R1:OR_2
16
      port map(A => A, B => B, Y => y1);
17
     I1: INVERTER
18
19
      port map(A=>b, y=>s1);
20
     A1: AND_2
21
      port map(A=>s1, B=>c, Y=>s2);
22
     R2:OR_2
23
24
     port map(A=>A, B=>s2, Y=>y0);
R3:OR_2
25
      port map(A=>A, B=>B, Y=>s3);
26
27
     R4:OR_2
       port map(A = > c, B = > d, Y = > s4);
28
       R5:OR_2
29
      port map(A=>s3, B=>s4, Y=>v);
30
31
      end struct;
```

### **RTL VIEW**



#### 3. Observations:

After you run the analysis of code with no error. The next step is to run the simulation. For this we again use the Modelsim - Altera Software. We also need the Testbench and the tracefile (already provided) to run the simulation.

The simulation thus obtained for the above code/circuit is shown below.



#### Digital System Lab

It can be easily observed that the above simulation correctly matches with the trace file as well as the Table which we wrote in Experiment Setup section. Thus we can conclude that our Experiment is successful.

# **TRANSCRIPT**(all test cases passed successfully)



# **PART C: 8TO3 ENCODER**

### 1. Overview of the Experiment.

- 8 to 3 encoder is an extended version of 4 to 2 encoder that we have already made.
- We know that number of output n is given as log to the base 2 and argument number of inputs. Thus for 8 input we have 3 output.
- The purpose of this experiment is to draw the circuit of 8to3 encoder using only 4to2 encoder and OR gates.
- Then as usual we are required to code the circuit made and run its simulation based on the trace file given.

### 2. Experiment Setup or Approach to the Assignment:

- Firstly we need to make the truth table based on the characteristics of the 8to3 encoder.
- The truth table for 8to3 encoder is drawn below. Do not forget the Enable (E) input that we used in the first experiment.

Note - X represents Don't Care meaning the output does not depend on the particular input.

| 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | E | A2 | A1 | Α0 |
|----|----|----|----|----|----|----|----|---|----|----|----|
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | 0 | 0  | 0  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1 | 0  | 0  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1 | 0  | 0  | 1  |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 1 | 0  | 1  | 0  |
| 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1 | 0  | 1  | 1  |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 1 | 1  | 0  | 0  |
| 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1 | 1  | 0  | 1  |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1  | 1  | 0  |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1  | 1  | 1  |

Based on the truth table drawn above it is easy to observe the following equations of the output of the encoder. A0 = E and (I1 + I3 + I5 + I7)

```
A1 = E and (I2 + I3 + I6 + I7)

A2 = E and (I4 + I5 + I6 + I7)
```

Now as we are directed to only use 4to2 encoder whose output we have already understood from the first experiment.

### 2.1 Design Code and Documentation:

Now once we have drawn the circuits on paper, its time to describe the circuit using code in vhdl language in Quartus. The dut, gates files will almost be same except some minor changes in both case.

Now its time to write the code for the circuit drawn above in order to run its simulation. We have already made another folder. Now we will make a file in which I would write the code to describe the circuit. The same code is also written below.

We have declared an entity named PARTA in order to reduce complexity.

```
library ieee;
use ieee.std_logic_1164.all;
          library work;
use work.Gates.all;
  3
       mentity PartA is
    port (A, B, C, D, En: in std_logic; S0, S1: out std_logic);
end entity PartA;
       ⊟architecture Struct of PartA is signal U,V: Std_logic;
10
        ⊟begin
11
                    - component instances
              n1: OR_2 port map (A => A, B => C, Y => U); -- complete this port map n2: OR_2 port map (A => A, B => B, Y => V); n3: AND_2 port map (A => U, B => En, Y => SO); n4: AND_2 port map (A => V, B => En, Y => S1);
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
          end Struct;
                 -----PARTC-----
           library ieee;
use ieee.std_logic_1164.all;
           library work;
use work.Gates.all;
        Entity PARTC is
port (y0, y1, y2, y3, y4, y5, y6, y7, e:in std_logic; A2, A1, A0: out std_logic);
end entity PARTC;
        ⊟architecture struct of PARTC is
        □component PARTA is
             port (A, B, C, D, En: in std_logic; S0, S1: out std_logic);
             end component;
signal s1, s2, s3, s4, s5, s6: Std_logic;
35
36
37
             begin
                                       port map (A => y7, B => y6, Y => s1);
port map (A => y5, B => y4, Y => s2);
             n5
                                       port map (A => y5, B => y4, Y => s2);
port map (A => y3, B => y2, Y => s3);
             n6
                        OR_2
38
             n7
                        OR_2
                                       port map (A \Rightarrow y3, B \Rightarrow y2, T \Rightarrow s3), port map (A \Rightarrow y7, B \Rightarrow y5, Y \Rightarrow s4); port map (A \Rightarrow y1, B \Rightarrow y3, Y \Rightarrow s5); port map (A \Rightarrow s1, B \Rightarrow s2, C \Rightarrow s3, D \Rightarrow y7, En \Rightarrow e, S0 \Rightarrow A1, S1 \Rightarrow A2); port map (A \Rightarrow s4, B \Rightarrow s5, C \Rightarrow y7, D \Rightarrow y7, En \Rightarrow e, S0 \Rightarrow s6, S1 \Rightarrow A0);
            n8 :
n9 :
F1 :
F2 :
39
40
                        OR_2
                        OR_2
41
42
                         PARTA
                      PARTA
43
44
45
             end Struct;
```

#### RTL VIEW



#### 3. Observations:

After you run the analysis of code with no error. The next step is to run the simulation. For this we again use the Modelsim - Altera Software. We also need the Testbench and the tracefile (already provided) to run the simulation.

The simulation thus obtained for the above code/circuit is shown below.



#### Digital System Lab

It can be easily observed that the above simulation correctly matches with the trace file as well as the Table which we wrote in Experiment Setup section. Thus we can conclude that our Experiment is successful.

# TRANSCRIPT(all test cases passed successfully)



# 4. Reference for all above experiment.

All the images have been taken from the experiments done in lab on Quartus software. Special mention to the Modelsim software which is used to run the simulation.