# CS 232 Lab 2 Q2

### Arya Amin 200050014

## 22nd January 2022

#### NAND Gate(nand\_gate.vhd)

I have designed the NAND Gate using Structural code. I have used AND Gate(and\_gate.vhd) and NOT Gate(not\_gate.vhd)

#### $3 \times 8$ **Decoder**(ThreebyEightDecode.vhd)

I have designed the Decoder circuit using only NAND Gates directly.

The Encoder Logical Expression are as follows,

- $z(0) = en.(\overline{i(0)}.\overline{\underline{i(1)}}.\overline{\underline{i(2)}})$
- $z(1) = en.(\underline{i(0)}.\overline{i(1)}.\overline{\underline{i(2)}})$
- $z(2) = en.(i(0).i(1).\underline{i(2)})$
- $z(3) = en.(\underline{i(0)}.\underline{i(1)}.i(2))$
- $z(4) = en.(i(0).\underline{i(1)}.i(2))$
- $z(5) = en.(\underline{i(0)}.i(1).i(2))$
- $z(6) = en.(\overline{i(0)}.i(1).i(2))$
- z(7) = en.(i(0).i(1).i(2))

To implement the NOT Gate used in the above logical Expression, I have used NAND Gate, port map(a=>i(2),b=>i(2),c=>n0)

This gives 
$$n0 = \overline{i(2)}$$
,  
Similarly,  $n1 = \overline{i(1)}$  and  $n2 = \overline{i(0)}$ .

To implement the AND Gate used in logical Expression, I have used NAND Gate 2 times,

AND = NAND + NOT(As done above).

port 
$$map(a=>n0,b=>n1,c=>s0);$$
  
 $s0 = i(2).i(1)$ 

port 
$$map(a=>s0,b=>s0,c=>p0);$$
  
 $p0 = i(2).i(1)$ 

port 
$$map(a=>p0,b=>n2,c=>q0);$$
  
 $q0 = \overline{i(2).i(1).i(0)}$ 

```
\begin{split} & \text{port } \underbrace{\text{map}(\mathbf{a} => \mathbf{q} \mathbf{0}, \mathbf{b} => \mathbf{q} \mathbf{0}, \mathbf{c} => \mathbf{r} \mathbf{0});}_{\mathbf{r} \mathbf{0} = i}(2).i(1).i(0) \end{split} \\ & \text{port } \underbrace{\text{map}(\mathbf{a} => \mathbf{r} \mathbf{0}, \mathbf{b} => \mathbf{e} \mathbf{n}, \mathbf{c} => \mathbf{t} \mathbf{0});}_{\mathbf{t} \mathbf{0} = en.i(2).i(1).i(0)} \\ & \text{port } \underbrace{\text{map}(\mathbf{a} => \mathbf{r} \mathbf{0}, \mathbf{b} => \mathbf{e} \mathbf{n}, \mathbf{c} => \mathbf{t} \mathbf{0});}_{\mathbf{0} = en.i(2).i(1).i(0)} \\ \end{aligned}
```

Therefore, when Enabler pin en=0 output is 00000000 else the signal will pass.

AND GATES =  $2\times8+4$  (as i(2).i(1) is calculated only once but used two times) = 20 NOT GATES = 3 Thus total NAND Gates =  $20\times2+3\times1=43$