# **EE789 - Midsem Assignment**

99 Author Details

Name: Arya Vishe

**Roll Number: 21D070018** 

# **Question 1**

### **First Part**

Powers of 2 are represented as a single SET bit out of 8 (in this case) bits overall. Thus verifying for the case where both operands are powers of 2 denotes verifying it for the case when all but 1 bit per number are RESET.

**Note**: Multiplication of any number by a power of 2 (say  $2^k$ ) is equivalent to left-shifting the number by equivalent number of bits (say k).

We can write a and b as

$$\mathbf{a} = \underbrace{0 \dots 0}_{7-X} 1 \underbrace{0 \dots 0}_{X}$$

$$\mathtt{b} = \underbrace{0 \dots 0}_{7-Y} 1 \underbrace{0 \dots 0}_{Y}$$

Where  $X,Y \in \{0,1,\ldots,7\}$ . We will only look at the different conditions for 1000. Note that 1000 simply scans over 1000 from right to left.

- 1. For the first X iterations, ta[0] = 0 and  $t=0^1$  so nothing happens. By the end of X iterations,  $t=0^1$ .
- 2. When ta[0], we get  $t=08b60^8$  OR t=b<<8
- 3. For the next 7-X iterations, ta[0]=0 thus we simply right-shift t each time.
- 4. Note that the counter actually runs for 9 iterations (from 0 to 8) thus we right-shift once for that.

Final answer p is finally

$$p = ((b << 8) >> 7 - X) >> 1$$
$$\Rightarrow p = b << X$$

Thus the algorithm is equivalent!

As an example,

### **Second Part**

## Solution that uses provided adder

Since the adder brings in a cycle delay in returning the correct value of the sum, we will need to tweak the RTL specification a bit to create a new state: PRIME\_STATE

```
// Shift and subtract divider.
// Uses a single 9-bit subtractor.
// input start, a[7:0], b[7:0]
// output done, q[7:0]
// register ta[15:0]
// register t[7:0]
// registers counter[3:0]
// Default outs:
// done=0, q = 0
rst state:
   if start then
       ta := a
       counter := 0
       t := 0
       qoto wait_state
    else
        goto rst_state
    endif
prime_state:
   if(ta[0]) then
```

```
// Prime 9-bit adder
       main_adder_start := 1
       main\_adder\_a := t[16:9]
       main_adder_b := b
       // We are allowed to do the shifting for the other stuff anyways
       t[7:0] := t[8:1]
   else
       t[16:0] := 0 & t[16:1]
    // We also need to have the option to update the value of counter in the next state
    counter_adder_start := 1
   counter_adder_a := counter
    counter_adder_b := 1
   goto loop_state // Even if ta[0] = 0, we still need to update counter so we go to the
loop_state
loop_state:
    // Now we have the updated values of both
    if (ta[0]) then
       // Update the t-value
       t[16:8] := main_adder_c
    endif // Nothing else needs to be done
    // We can now finally right-shift ta
    ta[7:0] := 0 & ta[7:1]
    if (counter == 8) then
       qoto done_state
    else
       counter := counter_adder_c
       goto prime_state
    endif
done_state:
   done = 1
   // t is visible at p
   if start then
       t := 0
       counter := 0
       ta := 0^8 & a
       goto loop
    else
       goto done_state
    endif
```

This can be used to represent the control path's FSM as,



Let's now connect these transfers and predicates to the datapath as well



Now we can use this intuition to develop our multiplier.

**Note**: I have used generics while making the multiplier to make the INPUT\_WIDTH variable. This helped in the later questions.

## **Deprecated Solution**

#### × Why is this deprecated?

This RTL specification assumes that the adder is able to provide the addition in the same cycle as operands. In reality, the adder provided along with this assignment has a delay of 1 clock cycle. Thus I needed to introduce an additional state WAIT\_STATE in my implementation. Given below is the solution assuming that we are dealing with an adder without delay.

Note: Implementation submitted along with the assignment uses the earlier solution.



The predicates are:

 $P_0$ : counter == 8

The transfers are:

 $t_0:t[16:0] = 0$ , counter = 0; ta = a  $t_1: Right shift based on ta[0]; counter++$ 

Now we can design the Datapath side's registers:



With this, we can make the datapath as a component inside of our multiplier and write the VHDL script to simulate it.

### **Third Part**

#### × Issues with the adder

The adder provided does not work when the sum of both inputs > 255 i.e. when we need 9-bits to show the true value. Therefore the requisite changes were made to both the testbench and the output port of the adder (unsigned('0' & A) + unsigned('0' & B) is the new output value). Moreover, in an effort to generalise the components, a generic called INPUT\_WIDTH has also been used instead of hardcoding it to be a 8-bit adder only.

To check all  $2^{16}$  combinations, we just need to scan over all  $2^8$  cases for both  $\alpha$  and  $\alpha$  and  $\alpha$  . This means we scan from  $\alpha$  to  $\alpha$  for both for-loops.

After modifying the testbench from sample/testbench.vhdl to check for multiplication instead of addition (and also making some small changes to it so that we can be sure that the value of a and b

is constant throughout the operation of the multiplier), we can see that it yields,

```
testbench.vhdl:69:25:a13762565ns:(assertion note): Success.
ghdl:info: simulation stopped by --stop-time a20ms
```

# **Question 2**

#### Prelude

First we will see how we can even construct such a 8-bit multiplier using four 4-bit multipliers

$$a=a_L+2^4 imes a_H$$

$$b = b_L + 2^4 \times b_H$$

Thus

$$a imes b = 2^8 imes (a_H imes b_H) + 2^4 (a_L imes b_H + a_H imes b_L) + a_L imes b_L$$

Equivalently,

$$a imes b = (a_H \cdot b_H) ext{<<} 8 + (a_L \cdot b_H + a_H \cdot b_L) ext{<<} 4 + a_L \cdot b_L$$

#### **First Part**

The RTL Code for the Master will be as follows,

```
thread faster_8_multiplier {
done = done_0 AND done_1 AND done_2 AND done_3
RST : if (start) then
           start_0 = start_1 = start_2 = start_3 = 1
           goto WAIT
           start_0 = start_1 = start_2 = start_3 = 0
           qoto RST
WAIT: start_0 = start_1 = start_2 = start_3 = 0 // in case one of them ends their
operation early, they should wait to synchronise
       if (done)
           goto DONE
       else
           goto WAIT
       endif
DONE : if start then
           start_0 = start_1 = start_2 = start_3 = 1
           goto WAIT
           start_0 = start_1 = start_2 = start_3 = 0
           goto DONE
       endif;
```

The RTL code for each of the four slaves will be identical to what was defined in the First Question (except everything is for 4-bit instead of 8-bits.)

#### **Second Part**

The VHDL code is attached along with this pdf file.

#### **Third Part**

```
testbench.vhdl:69:25:a8519685ns:(assertion note): Success.
ghdl:info: simulation stopped by --stop-time a20ms
```

This is significantly faster than the earlier result (whose testing lasted 13762565ns).

# **Question 3**

### First Part

To implement a shift-and-subtract model for calculation of division, we will use the same algorithm as given here



Instead of using a register to sample the first few bits of the dividend, we will simply extend the MSBs of the dividend and left-shift after each step.

The RTL code for this is,

```
// Shift and subtract divider.
// Uses a single 9-bit subtractor.
//
// input start, a[7:0], b[7:0]
// output done, q[7:0]
//
// register ta[15:0]
// register t[7:0]
// registers counter[3:0]
//
// Default outs:
// done=0, q = 0
b_is_zero := b xnor 0
q := t

rst:
    if start then
        ta := 0^8 & a
        counter := 0
```

```
t := 0
       goto loop
    else
      goto rst
   endif
prime:
   main_subtractor_start := 1
   main_subtractor_a := ta[14:7]
   main_subtractor_b := b
   counter_adder_start := 1
   counter_adder_a := counter
   counter_adder_b := 1
   if (main_subtractor_diff >= 0) then
       ta[15:8] := main_subtractor_diff
       // simple left-shift
       ta[7:0] := ta[6:0] & 0
       // left-shift quotient
       t := (t[7:1] & 1) if not b_is_zero else 0
   else
       // shift left
       ta[15:0] := ta[14:0] & 0
       t := (t[7:1] & 0) if not b_is_zero else 0
    endif
    if (counter == 7 OR b_is_zero = '1') then
       qoto done_state
       counter := counter_adder_out
       goto loop
    endif
done_state:
   done = 1
   // t is visible at p
    if start then
      t := 0
       counter := 0
       ta := 0^8 & a
       qoto loop
       goto done_state
    endif
```

• Notice that we have incorporated <u>b\_is\_zero</u> signal to deal with the case when <u>b</u> is provided as <u>0</u>. It allows the ckt to go through the usual 8 iterations of <u>loop</u> (to ensure that the divider has consistent timing across all stages)

• Also note that we are using a realistic subtractor (by changing the Add2 entity slightly). Thus there is a cycle delay between us giving the operands and receiving the correct values.

### **Second Part**

The VHDL Code is attached along with this pdf. Luckily the FSM of control path for divider is very similar to that of the multiplier thus I didn't need to change that by a large margin. Hence no diagram attached for the same.

## Third Part

Testbench was configured to expect q = 0 in case b = 0.

```
testbench.vhdl:75:25:a13762565ns:(assertion note): Success. ghdl:info: simulation stopped by --stop-time a20ms
```

# **Question 4**

#### First Part

Since the squarer-root calculator has to work for 8-bit values of x, the maximum value of  $y_{\max}=\sqrt{\max(x)}<\sqrt{256}<16$ . Since  $y\in\mathbb{Z}$ ,  $y_{\max}=15$ . Thus to find the value of square-root of x, we need to ideally calculate every value of  $y^2$  from y=0 to y=15.

However, we can use some shortcuts:

- 1. Since  $\{i^2\}_{i=0}^{15}$  is an ordered list, we can utilise binary search i.e. start with y=7 and utilise comparators
- 2. The largest  $y \in \mathbb{Z}$  which follows  $y^2$  smaller than x will also follow:

$$y^2 \le x < (y+1)^2$$

Thus we need to compute  $p'=x-y^2$  and q'=p'-2y-1. If the carry bit in p' is 0 and carry bit in q' is 1 (since compulsorily x should be smaller than  $(y+1)^2$ ), we can be sure we have found the real value of y.

### **Second Part**

RTL Code for this ckt (while using the 4-bit multiplier as a slave thread) is,

```
// Multiplier based square-root calculator.
// Uses a single 4-bit multiplier and a couple adders/subtractors
//
// input start, x[7:0]
// output done, y[3:0]
//
// register ty[7:0]
// register t[4:0]
// register upper[4:0], lower[4:0]
//
// Default outs:
// done=0, y = 0

multiplier(a=>mul_a, b=>mul_b, start=>start_mul, p=>ty, done=>done_mul)
subtractor
adder
```

```
rst:
   if start then
       t := 5b'6
       upper := 4b'15
       lower := 4b'0
       mul_a := t
       mul_b := t
       start_mul := '1'
       qoto multiply_state
   else
       goto rst
    endif
multiply_state:
   if (done_mul = '1') then
       subtractor_a := x
       subtractor_b := ty
       subtractor_start := 1
       goto preloop_state
   else
       goto multiply_state
   endif
preloop_state: // This state exists purely to find the value of q_
    x_minus_tsquare := subtractor_diff // To preserve the value of x_minus_tsquare
    if (subtractor_diff >= 0) then
        subtractor_a := subtractor_diff // we feed it back in
        subtractor_b := (t << 1 & 1) // this is equivalent to 2t + 1
        subtractor_start := 1
       goto loop_state
    else // No point in finding q_ therefore we can save a cycle by skipping loop
       adder_start := 1 // we are updating value of upper since ty > x
       adder_a := t
       adder_b := -1
       goto postloop1_state
loop_state: // Now we have valid values of both x_minus_tsquare and q_
   subtractor_start := 0
   q_ := subtractor_diff
        if (subtractor_diff < 0) then // That is, both x_minus_tsquare >= 0 and q_{-} < 0 (since
you can only reach loop_state if x_minus_tsquare >= 0)
       // Found the correct value
       start_mul := '0'
       qoto done_state
    else
       adder_start := 1 // we are updating value of upper or lower
        if (x_minus_tsquare >= 0) then // we are at a value of t lower than y
           adder_a := t
           adder b := 1
```

```
else // we are at a value of t higher than y
           adder a := t
           adder_b := -1
       goto postloop1_state
   endif
postloop1_state: // in this state, we update the value of t
   adder_start := 1
   if (x_minus_tsquare >= 0) then // we are at a value of t lower than y
       lower := adder_c
       adder_a := upper
       adder_b := adder_c
   else // we are at a value of t higher than y
       upper := adder_c
       adder_a := lower
       adder_b := adder_c
   endif
   goto postloop2_state
postloop2_state: // finally we update the value of t
   adder_start := 0
   t := adder_c >> 1
   start_mul := '1'
   mul_a := adder_c >> 1
   mul_b := adder_c >> 1
   goto multiply_state
done_state:
   done := 1
   y := t[3:0]
   if start then
       t := 5b'6
       upper := 4b'15
       lower := 4b'0
       start_mul := '1'
       goto multiply_state
   else
      qoto done_state
   endif
```

- Yes, there are a lot of states in this RTL. The reason for that is simply that I wanted to reduce the number of components being used while still using binary search-based technique for finding the correct value of the squareroot. I use the adder, subtractor twice for every iteration of the loop.
- Since there are a lot more states in this ckt, I have not used an RTL-based method of division into separate control and datapaths.
- I used two 2-bit multipliers to make up the 4-bit multiplier using the master-slave configuration.

### **Third Part**

I got the following output on running the testbench,

testbench.vhdl:66:25:a98795ns:(assertion note): Success. ghdl:info: simulation stopped by --stop-time a500us