## **Lab 4 README document**

# 1. SOF file location:

(Converted top level file from VHDL to Verilog) Additionally created .v files for lab:

- **2.** Lab Status: Lab is 100% functional as per the lab handout requirements.
  - Task 1 complete.
  - Task 2 A and B complete.
    - All messaged decrypt.
  - Task 3 complete.
    - LED[1] when decryption unsuccessful.
    - LED[0] when decryption successful.
    - HEX displays current secret\_key under test.

### 3. Simulation Screenshots:

**Key Find FSM Simulation (Task 3):** 



### Task 2b Simulation:



Task 1 Simulation:

| ∳ dk     | 1        |           |        |    |        |    |        |   |        |    |         |    |
|----------|----------|-----------|--------|----|--------|----|--------|---|--------|----|---------|----|
| +        | 00010000 | (00000000 | 000000 | 01 | 000000 | 10 | 000000 | 1 | 000001 | 00 | 0000010 | )1 |
| 🔷 wen    | St1      |           |        |    |        |    |        |   |        |    |         |    |
| 💶 🥎 data | 00010000 | (00000000 | 000000 | 01 | 000000 | 10 | 000000 | 1 | 000001 | 00 | 0000010 | )1 |

### 4. Simulation Information:

Simulation software used: ModelSim 14.1

To run simulations:

1. All required files for simulation are located in: /sim/

The required files are: key\_find\_fsm\_tb.v Modules\_under\_test.v

etc. (they are easily found in sim folder)

<code>modules\_under\_test.v</code> includes all modules to be tested taken from the main project. The simulations run these versions of the modules, but they are functionally identical. Each testbench runs tests for the module it is named after (divider tested in previous labs, and thus its simulation is omitted).

Also included in the directory are wave.do files for each testbench (named similarly).

#### 5. Additional Information:

Once the board is programmed it should automatically begin decrypting, otherwise set S[0] ON to begin decrypting.