# Driver Circuit of MZI Modulator for PICs

### Subhash C. Arya

Lightwave Communication System laboratory, Department of Electronics and Communication Engineering, NEHU, Shillong aryasubh@yahoo.co.in

Abstract— A CMOS-based optical modulator driver circuit is designed and characterized for plasma-dispersion effect-based Mach-Zehnder Modulator. The transient response of anode and cathode drivers for the P-N carrier depletion-based phase shifter is simulated on the Synopsys platform. These design parameters of driver circuits are useful to achieve about 5-7 Gbps data modulation in the optical domain.

Keywords—Modulator driver, CMOS, Transient response, PN-based Mach-Zehnder Modulator, PICs

#### I. Introduction

The carrier depletion-based PN junction phase-shifter used in the Mach-Zehnder Interferometer (MZI) for optical modulation has provided a promising solution for extremely high data rate optical modulation on CMOS compatible Photonic Integrated Circuits (PICs) [1]. The change in refractive index in the PN junction is achieved by supplying necessary electrical voltage variations in CMOS-based modulator driver circuits. A typical PN-junction-based Mach-Zehnder Optical modulator is shown in Fig. 1, consisting of Y-splitter, PN junction rib-waveguide, and asymmetric arms made of 500x220nm silicon waveguide, 4port directional coupler. Fig. 2 shows the GDS-II layout drawn on KLayout using SIEPIC-pdk (process-design-kit) [5-6] of MZM using Grating couplers as input/output devices. Fig. 3 shows the block diagram of MZM showing the sections of Anode and Cathode drivers, which have been considered to be designed in this article[2].



Fig. 1. PN-carrier depletion based Optical Modulator [1]



Fig. 2. GDS-II Layout of MZM using SIEPIC-pdk and tool [5-6]



Fig. 3. The architecture of MZM, including Modulator Drivers [2]

#### II. MODULATOR DRIVER CIRCUITS

## A. Driver cathode circuit input to PN-phase shifter

The asymmetric driver circuit was developed by R. Rakowski et al. [3], and was implemented for the MZI modulator by Audrey Michard et al. [2]. The topology of the anode driver is based on an inverter chain. However, an additional circuit enables to reduce the high voltage level under the built-in potential since PN-junction is working in reversed biased conditions. The detailed circuit of the anode terminal is shown in Fig. 4 (a), which consists of  $M_{p1}$  to  $M_{p6}$  p-channel and  $M_{n1}$  to  $M_{n6}$  n-channel MOSFETs. The design parameters for circuit simulation have been taken from [2]. Fig. 4(b) shows the schematic of anode and cathode driver circuits on Synopsis schematic viewer as per ref [2]



Fig. 4(a). Circuit diagram of modulator for anode terminal in PN-phase shifter realized on eSim [2]



Fig. 4(b). The schematic of anode and cathode driver circuits on Synopsis schematic viewer as per ref [2]

B. Driver Circuit for cathode terminal in PN-phase Shifter
The driver circuit for the cathode terminal is used to shape input signals and drive a high capacitive load. The circuit consists of a chain of four CMOS inverters, as shown in Fig 4(b) lower portion, of which parameters were determined using the logical effort method [4].



Fig. 5. Symbol of the schematic of modulator driver with its external input and output ports and voltages

#### III. SIMULATION RESULTS AND DISCUSSION

The modulator asymmetric driver circuits for anode and cathode terminals are implemented in Synposis simulation software to characterize the transient response. Following are the steps described in brief, which I followed to get the transient response of driver circuits:

- Step 1: The cloud-based server provided each user a terminal on Unix operating system to remotely access it using confidential credentials.
- Step 2: A complete video course on designing 10 bit DAC on the Synopsis platform explained by Mr. Sameer was beneficial, which I followed comprehensively.
- Step 3: I created a folder modularo\_driver\_sca on the desktop and then created a library followed by importing SAED pdk32 nm in the folder.
- Step 4: I opened CUSTOME COMPILER and then created a custom library name *mod\_driv\_sca*, created a cell name *mod\_driv*, and after that new schematic view on which the driver circuits were drawn using pdk and various tools available on canvas as shown in Fig. 4(b).
- Step 5: A design rule check using the check and save button was done, and warnings and errors were removed by revisiting the circuits on schematic view. Once No rule violations are found in "mod\_driv\_sca/mod\_driv/schematic," then create the symbol of entire circuits as shown in Fig. 5.
- Step 6. A testbench was created, namely "mod\_sca\_testbench" schematic in which external voltage sources such as VDD, GND, Pulse, capacitors etc., were added, and simulation parameters were fed at appropriate places.

Step 7. A TestSuite was open on the PrimeSim test bench, and transient analysis mode was selected with its start time of 0.01 ns to 3 ns. After that, in the simulation menu, the Netlist and Run command was executed to generate a netlist of the schematic and plot the transient response of driver circuits.

Step 8. Finally, we observe the relation between input pulse and two output signals at anode and cathode terminals in the WaveView tab of Synopsys/PrimeSim\_Testbench and record the results, and analyze it.

The anode/cathode driver's transient response is shown in Fig. 6 (a) as per the circuit implemented in eSim. The faster response of driver circuits is essential for high-speed The carrier depletion-based PN junction modulation. implanted in MZI arms is operated in the reverse biased condition to maximize the plasma-dispersion effect. That effect led to a change in refractive index of the waveguide through which the optical carrier signal at 1550 nm is propagating. The change in refractive index is controlled by the modulator driver circuit. In this article, an asymmetric circuit for anode and cathode terminals have been implemented. It is desired that cathode terminal signals should give full swing to keep P N junction is reversed bias; however, the anode terminal voltage should not increase above to build-in-potential of 0.8V. These conditions have been observed in Fig. 6(b) in which red colour curve shows the pulse signal with a 5GHz signal. The cathode terminal voltage follows the pulse signal. In contrast, the anode terminal voltage follows pulse but less than 0.8V to keep the PN junction reverse biased condition.



Fig. 6 (a). The transient response of anode and cathode drivers respectively implemented on eSim.  $\,$ 



Fig.6 (b). The transient response of anode (violet color curve) and cathode (gree color curve) drivers with respect to change in pulse (red color curve), respectively implemented on Synopsys

## ACKNOWLEDGMENTS

I express my deepest gratitude to the organizing committee members of the cloud-based Analog IC Design Hackathon (from 5<sup>th</sup> February 2022 to 8<sup>th</sup> March 2022), conducted by IIT Hyderabad and Synopsys India. Special thanks go to Mr. Kunal Ghosh from VSD, Mr. Chinmaya Panda from IIT-H, Mr. Sumanto Kar IIT-B, Mr. Sameer S Durgoji from

NIT-K, and Mr. Asif Ahmed from NEHU, Shillong, who extended their technical support during the hackathon event.

## REFERENCES

- [1] M. A. Hamdani and G. Qazi, "Highly Efficient and Compact Silicon-based Novel Michelson Interferometer Modulator ", 2021 Devices for Integrated Circuits (DevIC), 2021, pp 581-585, doi: 10.1109/DevIC50843.2021.9455841.
- [2] Audrey Michard, Pietro Maris Ferreira, Jean-François Carpentier. "0.18-μm CMOS Driver Optimization for Maximum Data Rate under Power and Area Constraints", 2016 14th IEEE International New Circuits and Systems Conference (NEWCAS), Jun 2016, pp. 1-4, ff10.1109/NEWCAS.2016.7604760. hal-01357884fJ Vancouver, Canada.
- [3] M. Rakowski, M. Pantouvaki, P. De Heyn, P. Verheyen, and M. Ingels, "A 4×20Gb/s WDM ring-based hybrid CMOS silicon photonics transceiver", in IEEE ISSCC, 2015, pp. 408-410.
- [4] I. E. Sutherland and R. F. Sproull, "Logical effort designing for speed on the back of an envelope," in IEEE Advanced Research in VLSI, 1991,pp. 1-16.
- [5] https://www.klayout.de/intro.html (visited on 27 Feb. 2022)
- [6] https://github.com/SiEPIC/SiEPIC\_EBeam\_PDK (visited on 27 Feb. 2022)

## Resources:

- 1. Netlist
- 2. Log file generated