# **Rockchip Gpio Output Clocks**

文件标识: RK-KF-YF-486

发布版本: V1.3.0

日期: 2024-04-27

文件密级:□绝密 □秘密 □内部资料 ■公开

## 免责声明

本文档按"现状"提供,瑞芯微电子股份有限公司("本公司",下同)不对本文档的任何陈述、信息和内容的准确性、可靠性、完整性、适销性、特定目的性和非侵权性提供任何明示或暗示的声明或保证。本文档仅作为使用指导的参考。

由于产品版本升级或其他原因,本文档将可能在未经任何通知的情况下,不定期进行更新或修改。

## 商标声明

"Rockchip"、"瑞芯微"、"瑞芯"均为本公司的注册商标,归本公司所有。

本文档可能提及的其他所有注册商标或商标,由其各自拥有者所有。

## 版权所有© 2024 瑞芯微电子股份有限公司

超越合理使用范畴,非经本公司书面许可,任何单位和个人不得擅自摘抄、复制本文档内容的部分或全部,并不得以任何形式传播。

瑞芯微电子股份有限公司

Rockchip Electronics Co., Ltd.

地址: 福建省福州市铜盘路软件园A区18号

网址: <u>www.rock-chips.com</u>

客户服务电话: +86-4007-700-590

客户服务传真: +86-591-83951833

客户服务邮箱: fae@rock-chips.com

## 概述

## 产品版本

| 芯片名称     | 内核版本         |
|----------|--------------|
| RK3399   | linux4.4及以上  |
| RK1808   | linux4.4及以上  |
| RK3328   | linux4.4及以上  |
| RK3308   | linux4.4及以上  |
| RV1126   | linux4.19及以上 |
| PX30     | linux4.4及以上  |
| RK3566/8 | linux4.19及以上 |
| RK3588   | linux5.10    |
| RK3528   | linux4.19    |
| RK3576   | linux6.1     |
| RK2118   | RTT          |

## 读者对象

本文档(本指南)主要适用于以下工程师:

技术支持工程师

软件开发工程师

## 修订记录

| 版本号    | 作者 | 修改日期       | 修改说明              |
|--------|----|------------|-------------------|
| V1.0.0 | 张晴 | 2021-09-06 | 第一次版本发布           |
| V1.1.0 | 张晴 | 2021-12-29 | 增加RK3588支持        |
| V1.2.0 | 张晴 | 2023-02-27 | 增加RK3528支持        |
| V1.3.0 | 张晴 | 2024-04-27 | 增加RK3576&RK2118支持 |

## **Rockchip Gpio Output Clocks**

- 1. 概念介绍
  - 1.1 概念解释
  - 1.2 主要配置
- 2. 对应关系
  - 2.1 GPIO和CLK硬件对应关系
- 3. 芯片示例
  - 3.1 IO命令示例
    - 3.1.1 RK3288
    - 3.1.2 RK3328
    - 3.1.3 PX30
    - 3.1.4 RK3308
    - 3.1.5 RV110X
    - 3.1.6 RV1126
    - 3.1.7 RK3368
    - 3.1.8 RK3399
    - 3.1.9 RK3566/8
    - 3.1.10 RK3588
    - 3.1.11 RK3528
    - 3.1.12 RK3576
    - 3.1.13 RK2118
  - 3.2 软件示例
    - 3.2.1 RK3288
    - 3.2.2 RK3328
    - 3.2.3 PX30
    - 3.2.4 RK3308
    - 3.2.5 RV1108
    - 3.2.6 RV1126
    - 3.2.7 RK3368
    - 3.2.8 RK3399
    - 3.2.9 RK3566/8 3.2.10 RK3588
    - 3.2.11 RK3528
    - 3.2.12 RK3576

# 1. 概念介绍

# 1.1 概念解释

随着外围设备增加以及成本约束,很多外设会希望使用SOC的IO输出某些特定时钟频率来替换外部晶振,从而减少外围电路的成本。

## 1.2 主要配置

SOC上IO输出CLK, 前提是这个IO的IOMUX有CLK输出功能,

1. IOMUX

这个IO的IOMUX必须配置成CLK输出功能。

2. CLK频率

需要配置CLK频率。因为是替代外部晶振的,所有这个CLK如果是输出24M并且是从SOC的晶振bypass的,那么信号质量最好。如果是从PLL分频下来的信号质量稍微差一些,是否可以满足外设需求要看外设的参考文档。

2. IO驱动能力

有的IO上测试到的波形并不好看,可能还需要调整IO的驱动能力。

# 2. 对应关系

# 2.1 GPIO和CLK硬件对应关系

| 芯片名<br>称 | clk name              | gpio name         | 支持频率                 |
|----------|-----------------------|-------------------|----------------------|
| RK3288   | SCLK_TESTOUT          | GPIO0_C1          | 24M、32K              |
| RK3328   | SCLK_TESTOUT          | GPIO1_A6          | 24M、32K              |
| PX30     | SCLK_TEST_OUT         | GPIO1_D6\GPIO0_B5 | 24M、32K              |
| RK3308   | SCLK_TESTOUT          | GPIO0_A4          | 24M、32K              |
| RV1108   | SCLK_TESTOUT          | GPIO0_A6          | 24M、32K              |
| RV1126   | SCLK_TESTOUT          | GPIO1_A4          | 24M、32K              |
| RK3368   | SCLK_TESTOUT          | GPIO0_B0          | 24M、32K              |
| RK3399   | SCLK_TESTOUT          | GPIO2_D1\GPIO0_B0 | 24M、32K              |
| RK3566/8 | CLK_WIFI              | GPIO0_A0          | 24M                  |
| RK3566/8 | CLK_MAC0_OUT          | GPIO2_C1          | 24M、25M、50M、<br>125M |
| RK3566/8 | CLK_MAC1_OUT          | GPIO3_B0          | 24M、25M、50M、<br>125M |
| RK3566/8 | CLK_MAC1_OUT          | GPIO4_B3          | 24M、25M、50M、<br>125M |
| RK3566/8 | CLK_CIF_OUT           | GPIO4_C0          | 24M、27M、37.125M      |
| RK3566/8 | CLK_CAM0_OUT          | GPIO4_A7          | 24M、27M、37.125M      |
| RK3588   | REFCLKOUT             | GPIO0_A0          | 24M                  |
| RK3588   | CLK_GMAC_50M          | GPIO4_C3          | 50M、125M             |
| RK3588   | REFCLK25M_ETH0        | GPIO4_B0          | 25M、50M              |
| RK3588   | CLK_DEEPSLOW          | GPIO2_C5          | 32K                  |
| RK3588   | CLK_MIPI_CAMARAOUT_M0 | GPIO4_B1          | 24M、27M、37.125M      |
| RK3588   | CLK_MIPI_CAMARAOUT_M1 | GPIO1_B6          | 24M、27M、37.125M      |
| RK3588   | CLK_MIPI_CAMARAOUT_M2 | GPIO1_B7          | 24M、27M、37.125M      |
| RK3588   | CLK_MIPI_CAMARAOUT_M3 | GPIO1_D6          | 24M、27M、37.125M      |
| RK3588   | CLK_MIPI_CAMARAOUT_M4 | GPIO1_D7          | 24M、27M、37.125M      |
| RK3588   | CLK_CIF_OUT           | GPIO4_B4          | 24M、27M、37.125M      |
| RK3588   | REFCLK25M_ETH1        | GPIO3_A6          | 25M、50M              |
| RK3528   | CLK_REFOUT            | GPIO0_A1          | 24M                  |
| RK3528   | CLK_REFOUT            | GPIO3_C3          | 24M                  |
| RK3528   | CLK_DEEPSLOW          | GPIO3_C3          | 32K                  |

| 芯片名<br>称 | clk name               | gpio name         | 支持频率                            |
|----------|------------------------|-------------------|---------------------------------|
| RK3528   | CLK_DEEPSLOW           | GPIO1_C3          | 32K                             |
| RK3528   | CLK_TESTOUT            | GPIO2_A5          | 要看实际配置                          |
| RK3576   | REF_CLK0_OUT           | GPIO0_A0          | 12M、24M、27M、<br>37.125M         |
| RK3576   | REF_CLK1_OUT           | GPIO0_B4          | 12M、24M、27M、<br>37.125M         |
| RK3576   | REF_CLK2_OUT           | GPIO0_B5          | 12M、24M、27M、<br>37.125M         |
| RK3576   | CLK_32K_OUT            | GPIO0_A2          | 32K                             |
| RK3576   | ETH_CLK0_25M_OUT_M0\M1 | GPIO3_A4\GPIO2_D7 | 25M、27M、50M、<br>125M            |
| RK3576   | ETH_CLK1_25M_OUT_M0\M1 | GPIO2_D6\GPIO1_D5 | 25M、27M、50M、<br>125M            |
| RK3576   | VI_CIF_CLKOUT          | GPIO3_A2          | 24M、27M、37.125M                 |
| RK3576   | CAM_CLK0_OUT_M0\M1     | GPIO3_D7\GPIO2_D2 | 24M、25M、26M、<br>27M、37.125M、50M |
| RK3576   | CAM_CLK1_OUT_M0\M1     | GPIO4_A0\GPIO2_D6 | 24M、25M、26M、<br>27M、37.125M、50M |
| RK3576   | CAM_CLK2_OUT_M0\M1     | GPIO4_A1\GPIO2_D7 | 24M、25M、26M、<br>27M、37.125M、50M |
| RK3576   | UFS_REFCLK             | GPIO4_D1          | 24M、26M                         |
| RK3576   | CLK_TESTOUT            | GPIO2_A5          | 要看实际配置                          |
| RK2118   | REF_CLK0_OUT           | GPIO3_B1          | 24M、24.576M、<br>40M、49.152M、50M |
| RK2118   | REF_CLK1_OUT           | GPIO0_A3          | 24M、24.576M、<br>40M、49.152M、50M |
| RK2118   | ETH_CLK_25M_OUT        | GPIO0_A2          | 25M、50M                         |
| RK2118   | OSC_CLK_OUT            | GPIO0_B3          | 晶振bypass                        |
| RK2118   | CLK_32K                | GPIO0_A4          | 32K                             |
| RK2118   | CLK_TESTOUT            | GPIO3_C6          | 要看实际配置                          |

# 3. 芯片示例

## 3.1 IO命令示例

## 3.1.1 RK3288

1. Test\_clk 输出24M,测试点GPIO0\_C1

```
io -4 0xff760068 0x0f000000 # test clk div set 1
io -4 0xff760170 0x80000000 # enable test clk
io -4 0xff7601e8 0x0f000800 # test clk select 24m
io -4 0xff73008c 0x000c0005 # gpio0_c1 iomux select testclk
```

#### 3.1.2 RK3328

1. Test clk 输出24M, 测试点GPIO1 A6

```
io -4 0xff440108 0x000f0000 # test clk div set 1
io -4 0xff440200 0x02000000 # enable test clk
io -4 0xff100010 0x30002000 # gpio1_a6 iomux select testclk
io -4 0xff440084 0x1f001700 # test clk select 24m
```

#### 3.1.3 PX30

1. Test clk 输出24M, 测试点GPIO1 D6或者GPIO0 B5

```
io -4 0xff2b0240 0x80000000 # enable test clk
io -4 0xff2b01e4 0x1f1f0007 # test clk select 24m and div set 1
io -4 0xff14001c 0x0f000300 # gpio1_d6 iomux select testclk
io -4 0xff010004 0x0c000800 # gpio0_b5 iomux select testclk
```

## 3.1.4 RK3308

1. Test\_clk 输出24M,测试点GPIO0\_A4

```
io -4 0xff500224 0x1fff1700 # test clk select 24m and div set 1
io -4 0xff500310 0x02000000 # enable test clk
io -4 0xff000000 0x03000100 # gpio0_a4 iomux select testclk
```

## 3.1.5 RV110X

1. Test\_clk 输出24M, 测试点GPIO0\_A6

```
io -4 0x202000fc 0x1f000000 # test clk div set 1
io -4 0x20200144 0x02000000 # enable test clk
io -4 0x202001cc 0x0f000800 # test clk select 24m
io -4 0x20060000 0x30002000 # gpio0_a6 iomux select testclk
```

#### 3.1.6 RV1126

1. Test\_clk 输出24M,测试点GPIO1\_A4

```
io -4 0xff49022c 0xffff0000 # test clk select 24m and div set 1
io -4 0xff4902dc 0x20000000 # enable test clk
io -4 0xfe010014 0x00070002 # gpio1_a4 iomux select testclk
```

## 3.1.7 RK3368

1. Test clk 输出24M,测试点GPIO0 B0

```
io -4 0xff7601bc 0x1f000000 # test clk div set 1
io -4 0xff76021c 0x00020000 # enable test clk
io -4 0xff760380 0x000f0008 # test clk select 24m
io -4 0xff738004 0x00030001 # gpio0_b0 iomux select testclk
```

#### 3.1.8 RK3399

1. Test clk 输出24M, 测试点GPIO2 D1或者GPIO0 B0

```
echo 24000000 > d/clk/clk_testout1_pll_src/clk_rate
echo 24000000 > d/clk/clk_testout1/clk_rate # test clk set 24m
echo 1 > d/clk/clk_testout1/clk_enable_count # enable test clk
io -4 0xff77e004 0x000c0008 # gpio2_d1 iomux select testclk

echo 24000000 > d/clk/clk_testout2_pll_src/clk_rate
echo 24000000 > d/clk/clk_testout2/clk_rate # test clk set 24m
echo 1 > d/clk/clk_testout2/clk_enable_count # enable test clk
io -4 0xff320004 0x00030003 # gpio0_b0 iomux select testclk
```

## 3.1.9 RK3566/8

IO输出CLK功能更加强大

1. CLK32K\_OUT0 测试点gpio0\_b0

```
io -4 0xfdd00100 0x00c00080
io -4 0xfdc20100 0x00010000
io -4 0xfdc20008 0x00030002
```

2. CLK32K\_OUT1 测试点gpio2\_c6

```
io -4 0xfdd00100 0x00c00080
io -4 0xfdc20100 0x00010000
io -4 0xfdc20008 0x00030002
io -4 0xfdc60034 0x07000100
```

## 3. REF\_CLKOUT 测试点gpio0\_a0

```
io -4 0xfdc20000 0x00070001
echo 24000000 >/sys/kernel/debug/clk/clk_wifi/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_wifi/clk_enable_count
```

## 4. ETH\_REFCLK\_25M 测试点gpio2\_c1

```
io -4 0xfdc60030 0x00700020
echo 25000000 >/sys/kernel/debug/clk/clk_mac0_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mac0_out/clk_enable_count
```

## 5. ETH REFCLK 25M M0 测试点gpio3 b0

```
io -4 0xfdc60048 0x00070003
echo 25000000 >/sys/kernel/debug/clk/clk_mac1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mac1_out/clk_enable_count
```

## 6. ETH REFCLK 25 M1 测试点gpio4 b3

```
io -4 0xfdc60068 0x70003000
echo 25000000 >/sys/kernel/debug/clk/clk_mac1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mac1_out/clk_enable_count
```

## 7. CIF\_CLKOUT 测试点gpio4\_c0

```
io -4 0xfdc60070 0x00070001
echo 27000000 >/sys/kernel/debug/clk/clk_cif_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_cif_out/clk_enable_count
```

## 8. CAM\_CLKOUT0 测试点gpio4\_a7

```
io -4 0xfdc60064 0x70001000
echo 27000000 >/sys/kernel/debug/clk/clk_cam0_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_cam0_out/clk_enable_count
```

## 9. CAM\_CLKOUT1 测试点gpio4\_b0

```
io -4 0xfdc60068 0x00070001
echo 24000000 >/sys/kernel/debug/clk/clk_cam1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_cam1_out/clk_enable_count
```

## 10. TESTCLK 测试点gpio2\_a2

```
io -4 0xfdc60020 0x07000200
io -4 0xfdd20228 0x1fff0000
io -4 0xfdd20388 0x80000000
```

备注:如果想测试其他频率或者频率点,按照上面寄存器查找TRM,有详细说明。

#### 3.1.10 RK3588

## IO输出CLK功能更加强大

1. GPIO0 A0 -> refclkout 24M xin osc0 func

```
io -4 0xfd5f0000 0x000f0001
```

2. GPIO2 C3 -> eth0refclk 50/25M refclko25m eth0

```
echo 25000000 > /sys/kernel/debug/clk/refclko25m_eth0_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_eth0_out/clk_prepare_enable
io -4 0xfd5f8050 0xf00001000
```

3. GPIO4\_C3 -> gmac0\_clkout 125/50M clk\_gmac\_50m\_cru\_i

```
echo 50000000 > /sys/kernel/debug/clk/clk_gmac_50m/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_gmac_50m/clk_prepare_enable
echo 125000000 > /sys/kernel/debug/clk/clk_gmac_125m/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_gmac_125m/clk_prepare_enable
io -4 0xfd5f8090 0xf0001000
```

4. GPIO2 C5 -> 32kout 32K clk deepslow

```
io -4 0xfd5f8054 0x00f00010
```

5. gpio4 b1 -> clk mipi camaraout m0

```
io -4 0xfd5f8088 0x00f00010
echo 24000000 > /sys/kernel/debug/clk/clk_mipi_camaraout_m0/clk_rate
```

6. gpio1 b6 -> clk mipi camaraout m1

```
io -4 0xfd5f802c 0x0f000200
echo 24000000 > /sys/kernel/debug/clk/clk_mipi_camaraout_m1/clk_rate
```

7. gpio1\_b7 -> clk\_mipi\_camaraout\_m2

```
io -4 0xfd5f802c 0xf0002000
echo 24000000 > /sys/kernel/debug/clk/clk_mipi_camaraout_m2/clk_rate
```

8. gpio1\_d6 -> clk\_mipi\_camaraout\_m3

```
io -4 0xfd5f803c 0x0f000200
echo 24000000 > /sys/kernel/debug/clk/clk_mipi_camaraout_m3/clk_rate
```

9. gpio1\_d7 -> clk\_mipi\_camaraout\_m4

```
io -4 0xfd5f803c 0xf0002000
echo 24000000 > /sys/kernel/debug/clk/clk_mipi_camaraout_m4/clk_rate
```

```
10. gpio4_b4 -> clk_cifout_out
```

```
io -4 0xfd5f808c 0x000f0001
echo 24000000 > /sys/kernel/debug/clk/clk_cifout_out/clk_rate
```

## 11. gpio3\_a6 -> eth1refclk 50/25M refclko25m\_eth0

```
echo 25000000 > /sys/kernel/debug/clk/refclko25m_eth1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_eth1_out/clk_prepare_enable
io -4 0xfd5f8064 0x0f000100
```

## 12. gpio4\_d5 -> testclkoutm0

## litcore 10分频

```
io -4 0xfd818314 0x00ff0009
io -4 0xfd7c0328 0x0e000600
io -4 0xfd818808 0x200000
io -4 0xfd7c0808 0x500000
io -4 0xfd5f809c 0x00f00040
```

#### 3.1.11 RK3528

## 1. REF\_CLK\_OUT\_M0 测试点gpio0\_a1

```
io -4 0xFF4B0808 0x00100000
io -4 0xFF540000 0x00f00010
```

## 2. REF\_CLK\_OUT\_M2 测试点gpio3\_c3

```
io -4 0xFF4B0808 0x00100000
io -4 0xFF560070 0xf0006000
```

## 3. CLK\_32K\_OUT\_M0 测试点gpio3\_c3

```
io -4 0xFF560070 0xf0003000
```

## 4. CLK\_32K\_OUT\_M1 测试点gpio1\_c3

```
io -4 0xFF560030 0xf0001000
```

## 5. TESTCLK 测试点gpio2\_a5

## gpll 10分频输出到testclk

```
io -4 0xFF570044 0x00f00060
io -4 0xFF4A0394 0x03e00120
io -4 0xFF4A0394 0x3c000000
```

#### 3.1.12 RK3576

## 1. ref clk0 out 测试点 gpio0a0

```
echo 27000000 > /sys/kernel/debug/clk/ref_clk0_out_pll/clk_rate
echo 1 > /sys/kernel/debug/clk/ref_clk0_out_pll/clk_prepare_enable
io -4 0x26024000 0x0c000000
io -4 0x26040000 0x000f0001
```

## 晶振Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk0_out_pll/clk_prepare_enable
io -4 0x26024000 0x0c000400
io -4 0x26040000 0x000f0001
```

#### 晶振/2 Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk0_out_pll/clk_prepare_enable
io -4 0x26024000 0x0c000800
io -4 0x26040000 0x000f0001
```

## 2. ref clk1 out 测试点 gpio0b4

```
echo 24000000 > /sys/kernel/debug/clk/ref_clk1_out_pll/clk_rate
echo 1 > /sys/kernel/debug/clk/ref_clk1_out_pll/clk_prepare_enable
io -4 0x26024000 0x30000000
io -4 0x26042000 0x000f0001
```

## 晶振Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk1_out_pll/clk_prepare_enable
io -4 0x26024000 0x30001000
io -4 0x26042000 0x000f0001
```

#### 晶振/2 Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk1_out_pll/clk_prepare_enable
io -4 0x26024000 0x30002000
io -4 0x26042000 0x000f0001
```

#### 3. ref clk2 out 测试点 gpio0b5

```
echo 500000000 > /sys/kernel/debug/clk/ref_clk2_out_pll/clk_rate
echo 1 > /sys/kernel/debug/clk/ref_clk2_out_pll/clk_prepare_enable
io -4 0x26024000 0xc0000000
io -4 0x26042000 0x00f00010
```

#### 晶振Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk2_out_pll/clk_prepare_enable
io -4 0x26024000 0xc0004000
io -4 0x26042000 0x00f00010
```

#### 晶振/2 Bypass

```
echo 1 > /sys/kernel/debug/clk/ref_clk2_out_pll/clk_prepare_enable
io -4 0x26024000 0xc0008000
io -4 0x26042000 0x00f00010
```

## 4. clk0 32k out输出 测试点 gpio0a2

```
echo 1 > /sys/kernel/debug/clk/xin_osc0_div/clk_prepare_enable
io -4 0x26040000 0x0f000a00
io -4 0x26024000 0x00060000
```

## 5. ETH CLK0 25M OUT M0 测试点 gpio3a4

```
echo 50000000 > /sys/kernel/debug/clk/refclko25m_gmac0_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_gmac0_out/clk_prepare_enable
io -4 0x26044064 0x000f0003
```

## ETH CLK0 25M OUT M1 测试点 gpio2d7

```
echo 50000000 > /sys/kernel/debug/clk/refclko25m_gmac0_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_gmac0_out/clk_prepare_enable
io -4 0x2604405c 0xf0003000
```

## 6. ETH CLK1 25M OUT M0 测试点 gpio2d6

```
echo 50000000 > /sys/kernel/debug/clk/refclko25m_gmac1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_gmac1_out/clk_prepare_enable
io -4 0x2604405c 0x0f000200
```

## ETH\_CLK1\_25M\_OUT\_M1 测试点 gpio1d5

```
echo 50000000 > /sys/kernel/debug/clk/refclko25m_gmac1_out/clk_rate
echo 1 > /sys/kernel/debug/clk/refclko25m_gmac1_out/clk_prepare_enable
io -4 0x2604403c 0x00f00010
```

## 7. VI CIF CLKOUT 测试点 gpio3a2

```
echo 27000000 > /sys/kernel/debug/clk/clk_cifout_out/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_cifout_out/clk_prepare_enable
io -4 0x26044060 0x0f000100
```

## 8. CAM\_CLK0\_OUT M0 测试点 gpio3d7

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m0/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m0/clk_prepare_enable
io -4 0x2604407c 0xf0003000
```

## CAM\_CLK0\_OUT M1 测试点 gpio2d2

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m0/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m0/clk_prepare_enable
io -4 0x26044058 0x0f000100
```

## 9. CAM\_CLK1\_OUT M0 测试点 gpio4a0

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m1/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m1/clk_prepare_enable
io -4 0x26044080 0x000f0003
```

## CAM CLK1 OUT M1 测试点 gpio2d6

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m1/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m1/clk_prepare_enable
io -4 0x2604405c 0x0f000100
```

## 10. CAM CLK2 OUT M0 测试点 gpio4a1

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m2/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m2/clk_prepare_enable
io -4 0x26044080 0x00f00030
```

## CAM\_CLK2\_OUT M1 测试点 gpio2d7

```
echo 27000000 > /sys/kernel/debug/clk/clk_mipi_cameraout_m2/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_mipi_cameraout_m2/clk_prepare_enable
io -4 0x2604405c 0xf0001000
```

## 11. UFS\_REFCLK 测试点 gpio4d1

```
echo 26000000 > /sys/kernel/debug/clk/clk_ref_ufs_clkout/clk_rate
echo 1 > /sys/kernel/debug/clk/clk_ref_ufs_clkout/clk_prepare_enable
io -4 0x2722030c 0x00030002
io -4 0x26004b398 0x00f00010
```

## 12. CLK\_TEST\_OUT 测试点 gpio2a5

#### gpll 10分频

```
io -4 0x2720036c 0x00070001
io -4 0x27200368 0xfffc0024
io -4 0x27200808 0x0f000000
io -4 0x26044044 0x00f00050
```

## 3.1.13 RK2118

1. ref\_clk0\_out gpio0\_b3 1分频

晶振bypass

```
io -4 0x50b10308 0x00ff0000
io -4 0x50bc0a00 0x00030002
```

#### GPLL 出40M

```
io -4 0x50b10308 0x00ff0053
io -4 0x50bc0a00 0x00030002
```

#### V0PLL 出49.152M

```
io -4 0x50b10308 0x00ff0097
io -4 0x50bc0a00 0x00030002
```

## V1PLL 出45.1584M

```
io -4 0x50b10308 0x00ff00d3
io -4 0x50bc0a00 0x00030002
```

## 2. ref\_clk1\_out gpio0\_a3 1分频

## 晶振bypass

```
io -4 0x50b10308 0xff000000
io -4 0x50bc0000 0xf0001000
```

#### GPLL 出40M

```
io -4 0x50b10308 0xff005300
io -4 0x50bc0000 0xf0001000
```

#### V0PLL 出49.152M

```
io -4 0x50b10308 0xff009700
io -4 0x50bc0000 0xf0001000
```

## V1PLL 出45.1584M

```
io -4 0x50b10308 0xff00d300
io -4 0x50bc0000 0xf0001000
```

## 3. ETH\_CLK\_25M\_OUT gpio0\_a2

```
io -4 0x50b10304 0xfc007c00
io -4 0x50bc0000 0x0f000100
```

## 4. OSC\_CLK\_OUT gpio0\_b3 晶振bypass

```
io -4 0x50bc0a00 0x00030001
```

## 5. CLK\_32K gpio0\_a4

```
io -4 0x50B30000 0x00040004
io -4 0x50bc0004 0x000f0001
```

#### 6. CLK TESTOUT gpio3 c6

xin24 1分频

```
io -4 0x50b0030c 0x01ff0000
io -4 0x50b00800 0x10000000
io -4 0x501d0074 0x0f000300
```

gpll 10分频

```
io -4 0x50b0030c 0x01ff0029
io -4 0x50b00800 0x10000000
io -4 0x501d0074 0x0f000300
```

备注:如果想测试其他频率或者频率点,按照上面寄存器查找TRM,有详细说明。

# 3.2 软件示例

先确认IO是否支持CLK输出(IOMUX功能可以看到),确认CLK支持哪些频率。如果是TESTCLK功能的,需要查询寄存器,选择不同的功能输出。如果是特定功能的,直接设置频率就可以。

## 3.2.1 RK3288

1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT_SRC>;
assigned-clock-parents = <&xin24m>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
PNAME (mux_usbphy480m_p)
                                       = { "sclk_otgphy1_480m",
"sclk otgphy2 480m",
                                   "sclk otgphy0 480m" };
PNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy480m src" };
@@ -560,6 +566,12 @@ static struct rockchip_clk_branch rk3288_clk_branches[]
initdata = {
                       RK3288 CLKSEL CON(2), 0, 6, DFLAGS,
                       RK3288_CLKGATE_CON(2), 7, GFLAGS),
       MUX(SCLK TESTOUT SRC, "sclk testout src", mux testout src p, 0,
          RK3288 MISC CON, 8, 4, MFLAGS),
       COMPOSITE_NOMUX(SCLK_TESTOUT, "sclk_testout", "sclk_testout_src", 0,
                       RK3288 CLKSEL CON(2), 8, 5, DFLAGS,
                       RK3288 CLKGATE CON(4), 15, GFLAGS),
       COMPOSITE NOMUX(SCLK SARADC, "sclk saradc", "xin24m", 0,
                       RK3288_CLKSEL_CON(24), 8, 8, DFLAGS,
                       RK3288_CLKGATE_CON(2), 8, GFLAGS),
diff --qit a/include/dt-bindings/clock/rk3288-cru.h b/include/dt-
bindings/clock/rk3288-cru.h
index 1f9c62f07389..61ae793438b4 100644
--- a/include/dt-bindings/clock/rk3288-cru.h
+++ b/include/dt-bindings/clock/rk3288-cru.h
@@ -100,6 +100,8 @@
#define SCLK MAC PLL
                              150
#define SCLK MAC
                              151
#define SCLK MACREF OUT
                                      152
+#define SCLK_TESTOUT_SRC
                              153
+#define SCLK TESTOUT
                              154
#define DCLK VOP0
                              190
                               191
 #define DCLK VOP1
```

## 3.2.2 RK3328

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
PNAME (mux i2s plls p) = { "cpll", "dummy gpll" };
+PNAME(mux sclk testout p) = { "clk wifi", "dummy", "armclk", "sclk ddrc",
                                "aclk rkvdec pre", "aclk rkvenc",
"aclk vpu pre",
                                 "aclk_rga_pre", "aclk_vio_pre", "aclk_vop_pre",
                                 "aclk gpu pre", "aclk bus pre",
"aclk_peri_pre",
                                "aclk gmac", "dclk lcdc", "clk pdm",
"clk rga",
                                 "sclk vdec core", "sclk venc core", "clk tsp",
                                 "dummy", "dummy", "xin24m"};
static struct rockchip_pll_clock rk3328_pll_clks[] __initdata = {
        [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
                   0, RK3328 PLL CON(0),
@@ -836,6 +844,10 @@ static struct rockchip clk branch rk3328 clk branches[]
initdata = {
           RK3328_SDMMC_EXT_CON0, 1),
        MMC(SCLK SDMMC EXT SAMPLE, "sdmmc ext sample", "clk sdmmc ext",
           RK3328 SDMMC EXT CON1, 1),
+ COMPOSITE_DIV_OFFSET(SCLK_TESTOUT, "sclk_testout", mux_sclk_testout_p,
CLK SET RATE NO REPARENT,
              RK3328 MISC CON, 8, 5, MFLAGS, RK3328 CLKSEL CON(2), 0, 5,
DFLAGS,
              RK3328 CLKGATE_CON(0), 9, GFLAGS),
};
static const char *const rk3328_critical_clocks[] __initconst = {
diff --git a/include/dt-bindings/clock/rk3328-cru.h b/include/dt-
bindings/clock/rk3328-cru.h
index 62479fddb96b..12f205e31273 100644
--- a/include/dt-bindings/clock/rk3328-cru.h
+++ b/include/dt-bindings/clock/rk3328-cru.h
@@ -98,6 +98,7 @@
#define SCLK MAC2IO
                              100
#define SCLK_MAC2PHY
                              101
#define SCLK MAC2IO EXT
                                     102
+#define SCLK TESTOUT
                              103
 /* dclk gates */
#define DCLK LCDC
                               120
```

## 3.2.3 PX30

## 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TEST_OUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <240000000>;
clocks = <&cru SCLK_TEST_OUT>;
clock-names = "soc_24M";
```

```
diff --qit a/drivers/clk/rockchip/clk-px30.c b/drivers/clk/rockchip/clk-px30.c
index 9f7a1f91627a..cc4c2fab875d 100644
--- a/drivers/clk/rockchip/clk-px30.c
+++ b/drivers/clk/rockchip/clk-px30.c
@@ -189,6 +189,13 @@ PNAME(mux_wifi_pmu_p)
                                                        = \{ "xin24m",
"clk_wifi_pmu_src" };
PNAME(mux uart0 pmu p)
                         = { "clk_uart0_pmu_src", "clk_uart0_np5",
"clk uart0 frac" };
                                         = { "xin24m", "clk ref24m pmu" };
PNAME(mux usbphy ref p)
PNAME(mux_mipidsiphy_ref_p) = { "xin24m", "clk_ref24m_pmu" };
+PNAME(mux_sclk_test_out_p) = { "armclk", "aclk_gpu", "clk_ddrphy4x",
"clk i2c0", "aclk vo pre",
                                     "aclk rga", "dclk vopb", "dclk vopl",
"aclk vpu pre", "aclk vi pre",
                                     "clk_isp", "clk_rtc32k_frac", "clk_ddrphy1x",
"aclk_peri_pre",
                                     "dummy", "dummy", "dummy",
"clk pwm0",
                                    "dummy", "aclk crypto pre", "clk crypto apk",
"xin24m", "aclk gmac pre",
                                     "clk gmac", "aclk bus pre", "clk pdm",
"clk_i2s0_tx_out", "clk_tsadc",
                                    "clk uart1", "clk saradc", "clk otp"};
static struct rockchip pll clock px30 pll clks[] initdata = {
        [apll] = PLL(pll rk3328, PLL APLL, "apll", mux pll p,
@@ -907,6 +914,11 @@ static struct rockchip_clk_branch px30_clk_branches[]
initdata = {
                       PX30 CLKGATE CON(8), 1, GFLAGS),
        GATE (PCLK GMAC, "pclk gmac", "pclk gmac pre", 0,
                        PX30_CLKGATE_CON(8), 3, GFLAGS),
       COMPOSITE(SCLK TEST OUT, "sclk test out", mux sclk test out p,
CLK SET RATE NO REPARENT,
                        PX30 CLKSEL CON(57), 0, 5, MFLAGS, 8, 4, DFLAGS,
                       PX30 CLKGATE CON(16), 15, GFLAGS),
};
 static struct rockchip_clk_branch px30_gpu_src_clk[] __initdata = {
diff --git a/include/dt-bindings/clock/px30-cru.h b/include/dt-
bindings/clock/px30-cru.h
index 644d1f5d26d0..648d7b5ae3a5 100644
--- a/include/dt-bindings/clock/px30-cru.h
+++ b/include/dt-bindings/clock/px30-cru.h
@@ -102,6 +102,7 @@
#define SCLK SDMMC DIV50
                               87
#define SCLK I2S0 TX MUX
                               88
#define SCLK I2S0 RX MUX
                               89
+#define SCLK TEST OUT
```

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
diff --git a/drivers/clk/rockchip/clk-rk3308.c b/drivers/clk/rockchip/clk-
index 9d09c516bea5..fba208e1a09f 100644
--- a/drivers/clk/rockchip/clk-rk3308.c
+++ b/drivers/clk/rockchip/clk-rk3308.c
@@ -192,6 +192,14 @@ PNAME(mux spdif tx p)
                                                  = { "clk spdif tx src",
"clk_spdif_tx_frac", "mclk_i2s0_2
PNAME (mux_spdif_rx_src_p) = { "clk_spdif_rx_div", "clk_spdif_rx_div50" };

PNAME (mux_spdif_rx_p) = { "clk_spdif_rx_src", "clk_spdif_rx_frac" };

PNAME (mux_uart_src_p) = { "xin24m", "usb480m", "dpll", "vpll0", "vpll1"
+PNAME(mux sclk testout p) = { "xin24m", "armclk", "dummy", "dummy",
                                    "aclk peri", "hclk peri", "clk nandc",
                                     "clk sdmmc", "clk sdio", "clk emmc",
                                    "clk sfc", "dummy", "aclk bus",
                                    "hclk_bus", "clk_crypto", "clk_crypto_apk",
"dclk_vop",
                                    "clk uart0", "clk i2c0", "clk spi0",
                                    "clk tsadc", "clk saradc", "clk otp",
"hclk audio"};
static u32 uart src mux idx[] = { 4, 3, 0, 1, 2 };
static struct rockchip_pll_clock rk3308_pll_clks[] __initdata = {
@@ -899,6 +907,10 @@ static struct rockchip clk branch rk3308 clk branches[]
__initdata = {
        GATE (PCLK PWM2, "pclk pwm2", "pclk bus", CLK IGNORE UNUSED,
RK3308 CLKGATE CON(7), 13, GFLAGS),
        GATE (PCLK CAN, "pclk can", "pclk bus", CLK IGNORE UNUSED,
RK3308 CLKGATE CON(7), 14, GFLAGS),
        GATE (PCLK OWIRE, "pclk owire", "pclk bus", CLK IGNORE UNUSED,
RK3308 CLKGATE CON(7), 15, GFLAGS),
     COMPOSITE(SCLK TESTOUT, "sclk testout", mux sclk testout p,
CLK SET RATE NO REPARENT,
                RK3308 CLKSEL CON(73), 8, 5, MFLAGS, 0, 5, DFLAGS,
                RK3308 CLKGATE CON(4), 9, GFLAGS),
};
static struct rockchip_clk_branch rk3308_clk_ddrphy[] __initdata = {
diff --git a/include/dt-bindings/clock/rk3308-cru.h b/include/dt-
bindings/clock/rk3308-cru.h
```

#### 3.2.5 RV1108

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
--- a/drivers/clk/rockchip/clk-rv1108.c
+++ b/drivers/clk/rockchip/clk-rv1108.c
@@ -159,6 + 159,11 @@ PNAME(mux dclk hdmiphy p) = { "hdmiphy", "xin24m" };
PNAME(mux_dclk_vop_p) = { "dclk_hdmiphy", "dclk_vop_src" };

PNAME(mux_hdmi_cec_src_p) = { "dpll", "gpll", "xin24m" };

PNAME(mux_cvbs_src_p) = { "apll", "io_cvbs_clkin", "hdmiphy", "gpll" };
+PNAME(mux_sclk_testout_p) = { "armclk", "aclk_bus_pre", "aclk_vio0",
"aclk vio1",
                                     "aclk periph", "sclk dsp", "aclk rkvdec",
                                     "aclk rkvenc", "xin24m", "dummy",
                                     "dclk vop", "sclk wifi", "sclk rga",
                                     "sclk isp", "aclk vpu", "clk venc core"};
static struct rockchip_pll_clock rv1108_pll_clks[] __initdata = {
         [apll] = PLL(pll rk3399, PLL APLL, "apll", mux pll p, 0,
RV1108 PLL CON(0),
@@ -776,6 +781,10 @@ static struct rockchip clk branch rv1108 clk branches[]
__initdata = {
                                                  "sclk emmc", RV1108 EMMC CON0,
        MMC (SCLK EMMC DRV,
                                "emmc drv",
1),
       MMC(SCLK EMMC SAMPLE, "emmc sample", "sclk emmc", RV1108 EMMC CON1,
1),
      COMPOSITE DIV OFFSET(SCLK TESTOUT, "sclk testout", mux sclk testout p,
CLK SET RATE NO REPARENT,
                 RV1108 MISC CON, 8, 4, MFLAGS, RV1108 CLKSEL CON(39), 8, 5,
DFLAGS,
                RV1108 CLKGATE CON(9), 9, GFLAGS),
```

```
};
 static const char *const rv1108_critical_clocks[] __initconst = {
diff --git a/include/dt-bindings/clock/rv1108-cru.h b/include/dt-
bindings/clock/rv1108-cru.h
index d8d0e0456dc2..b1cbd24a78eb 100644
--- a/include/dt-bindings/clock/rv1108-cru.h
+++ b/include/dt-bindings/clock/rv1108-cru.h
@@ -86,6 +86,7 @@
#define SCLK UARTO SRC
                                      127
#define SCLK UART1 SRC
                                     128
#define SCLK UART2 SRC
                                     129
+#define SCLK_TESTOUT 130
 #define DCLK VOP SRC
                                      185
 #define DCLK HDMIPHY
                                      186
```

#### 3.2.6 RV1126

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
diff --git a/drivers/clk/rockchip/clk-rv1126.c b/drivers/clk/rockchip/clk-
index 05dea9fbd1f0..39905572ca13 100644
--- a/drivers/clk/rockchip/clk-rv1126.c
+++ b/drivers/clk/rockchip/clk-rv1126.c
@@ -220,6 +220,14 @@ PNAME(mux_gpll_cpll_hpll_p)
                                                            = { "gpll",
"dummy cpll", "dummy hpll" };
PNAME(mux_gpll_cpll_apll_hpll_p) = { "gpll", "dummy_cpll", "dummy_apll",
"dummy hpll" };
#endif
+PNAME(mux sclk testout p) = { "xin24m", "clk rtc32k", "armclk", "dummy",
                                 "aclk_pdbus", "hclk_pdbus", "clk_core_npu",
                                "aclk pdnpu", "aclk pdvdec",
"clk vdec hevc ca",
                                 "aclk pdvepu", "clk venc core", "aclk pdispp",
                                "aclk pdjpeg", "aclk pdvi", "aclk pdvo",
"dclk vop",
                                 "clk spi1", "dummy", "sclk uart3",
                                 "aclk_pdphp", "sclk_sfc", "dummy", "dummy"};
static u32 rgmii mux idx[]
                            = { 2, 3, 0, 1 };
static struct rockchip pll clock rv1126 pmu pll clks[] initdata = {
```

```
@@ -1378,6 +1386,10 @@ static struct rockchip clk branch rv1126 clk branches[]
initdata = {
       GATE (PCLK DDRPHY, "pclk ddrphy", "pclk pdtop", CLK IGNORE UNUSED,
                      RV1126 CLKGATE CON(23), 0, GFLAGS),
#endif
+ COMPOSITE(SCLK TESTOUT, "sclk testout", mux sclk testout p,
CLK SET RATE NO REPARENT,
              RV1126 CLKSEL CON(75), 8, 5, MFLAGS, 0, 5, DFLAGS,
               RV1126 CLKGATE CON(23), 13, GFLAGS),
};
static const char *const rv1126_cru_critical_clocks[] __initconst = {
diff --git a/include/dt-bindings/clock/rv1126-cru.h b/include/dt-
bindings/clock/rv1126-cru.h
index 474bcbc546af..2f18e3127113 100644
--- a/include/dt-bindings/clock/rv1126-cru.h
+++ b/include/dt-bindings/clock/rv1126-cru.h
@@ -213,6 +213,7 @@
#define CLK NPUPVTM
                              146
#define SCLK_DDRCLK
                             147
#define CLK OTP
                                      148
+#define SCLK_TESTOUT 149
 /* dclk */
#define DCLK DECOM
                             150
```

## 3.2.7 RK3368

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTOUT>;
assigned-clock-parents = <&xin24m>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTOUT>;
clock-names = "soc_24M";
```

```
diff --git a/drivers/clk/rockchip/clk-rk3368.c b/drivers/clk/rockchip/clk-
index 009abde551aa..d5a7f720ceb2 100644
--- a/drivers/clk/rockchip/clk-rk3368.c
+++ b/drivers/clk/rockchip/clk-rk3368.c
@@ -157,6 +157,11 @@ PNAME(mux uart3 p) = { "uart3 src", "uart3 frac",
"xin24m" };
PNAME(mux_uart4_p)
                             = { "uart4_src", "uart4_frac", "xin24m" };
PNAME(mux mac p)
                             = { "mac pll src", "ext gmac" };
PNAME (mux mmc src p)
                              = { "cpll", "gpll", "usbphy 480m", "xin24m" };
+PNAME(mux sclk testout p) = { "aclk peri", "armclkb", "aclk vio0", "dummy",
                                 "aclk video", "sclk gpu core", "dummy",
                                 "dummy", "xin24m", "aclk_cci_pre",
                                "xin32k", "dummy", "dclk vop",
```

```
"armclkl", "aclk gpu src", "sclk isp"};
static struct rockchip pll_clock rk3368_pll_clks[] __initdata = {
       [apllb] = PLL(pll rk3066, PLL APLLB, "apllb", mux pll p, 0,
RK3368 PLL CON(0),
@@ -881,6 +886,10 @@ static struct rockchip_clk_branch rk3368_clk_branches[]
initdata = {
        GATE (SCLK TIMER02, "sclk timer02", "xin24m", CLK IGNORE UNUSED,
RK3368 CLKGATE CON(24), 2, GFLAGS),
       GATE (SCLK TIMER01, "sclk timer01", "xin24m", CLK IGNORE UNUSED,
RK3368 CLKGATE CON(24), 1, GFLAGS),
       GATE (SCLK TIMEROO, "sclk timerOO", "xin24m", CLK IGNORE UNUSED,
RK3368_CLKGATE_CON(24), 0, GFLAGS),
      COMPOSITE DIV OFFSET(SCLK TESTOUT, "sclk testout", mux sclk testout p,
CLK_SET_RATE_NO_REPARENT,
              RK3368 MISC CON, 0, 4, MFLAGS, RK3368 CLKSEL CON(47), 8, 5,
DFLAGS.
              RK3368 CLKGATE CON(7), 1, GFLAGS),
};
static const char *const rk3368 critical clocks[] initconst = {
diff --git a/include/dt-bindings/clock/rk3368-cru.h b/include/dt-
bindings/clock/rk3368-cru.h
index 5d3531686790..c6e36b596d24 100644
--- a/include/dt-bindings/clock/rk3368-cru.h
+++ b/include/dt-bindings/clock/rk3368-cru.h
@@ -94,6 +94,7 @@
#define SCLK DDRCLK
                              139
#define SCLK TSP
                               140
#define SCLK_HSADC TSP
                              141
+#define SCLK_TESTOUT 142
#define DCLK VOP
                               190
 #define MCLK CRYPTO
                                191
```

#### 3.2.8 RK3399

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTCLKOUT1>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTCLKOUT1>;
clock-names = "soc_24M";
```

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru SCLK_TESTCLKOUT2>;
assigned-clock-rates = <24000000>;
clocks = <&cru SCLK_TESTCLKOUT2>;
clock-names = "soc_24M";
```

#### 3.2.9 RK3566/8

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&pmucru CLK_WIFI>;
assigned-clock-rates = <24000000>;
clocks = <&pmucru CLK_WIFI>;
clock-names = "soc_24M";
```

## 3.2.10 RK3588

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru CLK_CIFOUT_OUT>;
assigned-clock-rates = <24000000>;
clocks = <&cru CLK_CIFOUT_OUT>;
clock-names = "soc_24M";
```

#### 3.2.11 RK3528

- CLK TESTOUT: 暂不开发对外使用,用于内部自测信号使用。
- CLK REFOUT: 时钟频率默认只有24M,可开关,不支持频率修改。
- CLK DEEPSLOW: 时钟频率默认32K,不支持开关和频率修改。

所以只需配置Pinctrl即可。

## 3.2.12 RK3576

#### 1. DTS:

```
pinctrl-names = "default";
pinctrl-0 = <&test_clkout>;
assigned-clocks = <&cru CLK_MIPI_CAMERAOUT_M0>;
assigned-clock-rates = <240000000>;
clocks = <&cru CLK_MIPI_CAMERAOUT_M0>;
clock-names = "soc_24M";
```

## 备注:

dts中pinctrl的控制,如果疑问参考pinctrl的文档。

RK3568\RK3588 IO比较丰富,如果想要其他的IO输出CLK,请先查看IO和CLK的对应关系,然后按照示例操作。