# g20\_UTC\_to\_MTC

### Objective

To make a circuit (g20\_UTC\_to\_MTC) that takes in Earth time and date and generates the corresponding Mars time of day.

The circuit is required to calculate the time of day in Mars, given time and date parameters on Earth. The motive behind this circuit implementation is to synchronize both the Earth and Mars clock, i.e. set the Mars clock following the Earth parameters. The implementation of this circuit largely relies on the standardisation discussions and conversion methods stated in the lab slides. The computation of the Mars time involves other modular computations in the process. Notably using the formula given in the lab slides, 'NDays' is computed in a process block that takes asynchronous clock and reset signals in the sensitivity list. This variable represents the number of times the YMD counter gets incremented. Another variable 'day\_frac' which is the day-fraction representation of seconds is computed using one of the previously built lab modules (g20\_Seconds\_to\_Days). Following computation of each of these variables the corresponding Julian Date is evaluated. The circuit finally implements LPM multiplication and add-sub module to extract the hours, minutes and seconds components of MTC, followed by a process block implementation to latch the extracted outputs. The computation primarily employs concepts of fixed point arithmetic. A 1-bit output 'done' is asserted when the operation completes.

The g20 UTC to MTC circuit has inputs and outputs defined as follows:

- 1-bit asynchronous clock input, specified as 'clock'
- 1-bit asynchronous reset input, specified as 'reset'
- Three load inputs named 'earth year' = 12-bit, 'earth month' = 4-bit and 'earth day' = 5-bit
- Three load inputs named 'earth hour' = 5-bit, 'earth min' = 6-bit and 'earth sec' = 6-bit
- Three load outputs named 'mars hour' = 5-bit, 'mars min' = 6-bit and 'mars sec' = 6-bit
- 1-bit output named 'done'



Fig: Higher abstraction for the converter circuit

The previous lab and Ipm modules implemented in this circuit are given in the following:

- g20\_HMS\_Counter
- g20 YMD Counter
- g20\_HMS\_to\_sec
- g20\_Seconds\_to\_Days
- lpm\_mult and lpm\_add\_sub

#### **VHDL** description

The VHDL description of the circuit has been attached as a separate file in the zipped folder. The VHDL has been aptly commented to aid the reader in understanding the code.

#### Relevant formula

The formula used in calculation has mostly been taken from the lab slides. Notably, the formula have been modified to involve multiplication processes, since division operations are costlier in terms of implementation overhead.

Computing the Julian Date:  $JD_{2000} = NDays.Dayfrac$ 

Computing the MTC:  $MTC = 24 * Frac [JD_{2000} * 0.973244297 - 0.00072]$ 

#### Where:

- NDays- number of times the YMD counter gets incremented
- Dayfrac- day fraction representation of 'Nsecs' which represents the number of times HMS is incremented

#### Circuit testing

A functional circuit has been performed on the counter circuit to validate its operation. A snapshot of its operation is included in the following. Sample values used for testing purpose are Y:M:D:H:M:S = 2000:1:6:0:4:33. The result obtained has been compared with an online converter app and also computed by hand to validate the operation of the circuit. As previously mentioned, the signal 'done' is duly asserted once the circuit operation completes and an output value is extracted.



Fig: Waveform showing outputs aptly changing in response to the input Y:M:D:H:M:S parameters

## **FPGA Resource Utilization Summary**

Flow Status Successful - Fri Apr 04 21:32:16 2014

Quartus II 64-Bit Version 9.1 Build 350 03/24/2010 SP 2 SJ Full Version

 Revision Name
 g20\_lab\_4

 Top-level Entity Name
 g20\_UTC\_to\_MTC

 Family
 Cyclone II

 Device
 EP2C20F484C7

Timing Models Final
Met timing requirements Yes

 Total logic elements
 0 / 18,752 (0 %)

 Total combinational functions
 0 / 18,752 (0 %)

 Dedicated logic registers
 0 / 18,752 (0 %)

Total registers 0

Total pins 58 / 315 (18 %)

Total virtual pins 0

Total memory bits 0/239,616 (0%)Embedded Multiplier 9-bit elements 0/52 (0%)Total PLLs 0/4 (0%)