## Advanced Computer Architectures

# Parallel Processors: MIMD Architectures

Politecnico di Milano v2

Christian Pilato < christian.pilato@polimi.it >

### Outline

MIMD Architectures

Memory organization

Communication models

Cache Coherence

## Why MIMD?

- MIMDs are flexible they can function as singleuser machines for high performances on one application, as multiprogrammed multiprocessors running many tasks simultaneously, or as some combination of such functions;
- Can be built starting from standard CPUs (such is the present case nearly for all multiprocessors!).

#### MIMD

- To exploit a MIMD with *n* processors
  - at least *n* threads or processes to execute
  - independent threads typically identified by the programmer or created by the compiler.
    - thread-level parallelism.
- Thread: from a large, independent process to parallel iterations of a loop.
- Important: parallelism is identified by the software (not by hardware as in superscalar CPUs!)... keep this in mind, we'll use it!

# How do parallel processors share data?

# Memory Address Space Model

- Single logically shared address space: A memory reference can be made by any processor to any memory location ⇒ Shared Memory Architectures.
  - The address space is shared among processors: The same physical address on 2 processors refers to the same location in memory.

# Memory Address Space Model

Single logically shared address space



#### **Shared Address**

- The processors communicate among them through shared variables in memory.
- Implicit management of the communication through load/store operations to access any memory locations.
  - Oldest and most popular model
- Shared memory does not mean that there is a single centralized memory.

# Memory Address Space Model

- Single logically shared address space: A memory reference can be made by any processor to any memory location ⇒ Shared Memory Architectures.
  - The address space is shared among processors: The same physical address on 2 processors refers to the same location in memory.
- Multiple and private address spaces: The processors communicate among them through send/receive primitives ⇒ Message Passing Architectures.
  - The address space is logically disjoint and cannot be addressed by different processors: the same physical address on 2 processors refers to 2 different locations in 2 different memories.

# Memory Address Space Model

Single logically shared address space

Multiple and private address spaces



# Multiple and Private Addresses

- The processors communicate among them through sending/receiving messages.
- Explicit management of the communication through send/receive primitives to access private memory locations.
- No cache coherency problem among processors.

# Physical Memory Organization

#### Centralized shared-memory architectures

- at most few dozen processor chips (< 100 cores)</li>
- Large caches, single memory multiple banks
- Often called symmetric multiprocessors (SMP) and the
   style of architecture called Uniform Memory Access (UMA)



#### Distributed memory architectures

- To support large processor counts
- Requires high-bandwidth interconnect
- Cons: data communication among processors
- Non Uniform Memory Access (NUMA)



# Physical Memory Organization

 The concepts of addressing space (single/multiple) and the physical memory organization (centralized/distributed) are orthogonal to each other.

 Multiprocessor systems can have single addressing space and distributed physical memory.

Single Logically Shared Address Space (Shared-Memory Architectures)

Single Logically Shared Address Space (Shared-Memory Architectures)

Centralized Memory



Single Logically Shared Address Space (Shared-Memory Architectures)

Centralized Memory



Distributed Memory



## Programming Model 1: Shared Memory



- Program is a collection of threads of control.
  - Can be created dynamically, mid-execution, in some languages
- Each thread has a set of private variables, e.g., local stack variables
- Also a set of shared variables, e.g., static variables, shared common blocks, or global heap.
  - Threads communicate implicitly by writing and reading shared variables.
  - Threads coordinate by synchronizing on shared variables

Multiple and Private Address Space (Message Passing Architectures)

Multiple and Private Address Space (Message Passing Architectures)

#### Centralized Memory



Multiple and Private Address Space (Message Passing Architectures)

#### **Centralized Memory**



#### Distributed Memory



## Programming Model 2: Message Passing



Private memory

- Program consists of a collection of named processes.
  - Usually fixed at program startup time
  - Thread of control plus local address space -- NO shared data.
  - Logically shared data is partitioned over local processes.
- Processes communicate by explicit send/receive pairs
  - Coordination is implicit in every communication event.
  - MPI (Message Passing Interface) is the most commonly used SW

#### Which is better? SM or MP?

- Depends on the program!
- Both are "communication Turing complete"
  - i.e. can build Shared Memory with Message Passing and viceversa

#### Which is better? SM or MP?

- Advantages of Shared Memory:
  - Implicit communication (loads/stores)
  - Low overhead when cached
- Disadvantages of Shared Memory:
  - Complex to build in way that scales well
  - Requires synchronization operations
  - Hard to control data placement within caching system

#### Which is better? SM or MP?

- Advantages of Message Passing
  - Explicit Communication (sending/receiving of messages)
  - Easier to control data placement (no automatic caching)
- Disadvantages of Message Passing
  - Message passing overhead can be quite high
  - More complex to program
  - Introduces question of reception technique (interrupts/polling)

# Message Passing Massively Parallel Processors Problems

- All data layout must be handled by software
  - cannot retrieve remote data except with message request/reply
- Message passing has high software overhead
  - early machines had to invoke OS on each message (100μs-1ms/message)
  - even user level access to network interface has dozens of cycles overhead (NI might be on I/O bus)
  - sending messages can be cheap (just like stores)
  - receiving messages is expensive, need to poll or interrupt

# Bus-Based Symmetric Shared Memory



- Dominate the server market even now
  - Building blocks for larger systems; arriving to desktop
- Attractive as throughput servers and for parallel programs
  - Fine-grain resource sharing
  - Uniform access via loads/stores
  - Automatic data movement and coherent replication in caches
  - Cheap and powerful extension
- Normal uniprocessor mechanisms to access data
  - Key is extension of memory hierarchy to support multiple processors

# Shared Memory Machines

- Two main categories
  - Non cache coherent
  - Hardware cache coherent
- Will work with any data placement (but might be slow)
  - Can choose to optimize only critical portions of code
- Load and store instructions used to communicate data
  - No OS involvement
  - Low software overhead
- Usually some special synchronization primitives
- In large scale systems, the logically distributed shared memory is implemented as physically distributed memory modules

#### The Problem of Cache Coherence

- Shared-Memory Architectures cache both private data (used by a single processor) and shared data (used by multiple processors to provide communication).
- When shared data are cached, the shared value may be replicated in multiple caches.
- In addition to the reduction in access latency and required memory bandwidth, this replication provides a reduction of shared data contention read by multiple processors simultaneously.
- Private processor caches create a problem
  - Copies of a variable can be present in multiple caches
  - A write by one processor may not become visible to others
- The use of multiple copies of same data introduces a new problem: cache coherence.

| Time | e Event | Cache   | Cache   | <b>Memory Content</b> |
|------|---------|---------|---------|-----------------------|
|      |         | content | content | for location X        |
|      |         | CPU A   | CPU B   |                       |
| 0    | -       | -       | -       | 1                     |

| Time | e Event       | Cache   | Cache   | <b>Memory Content</b> |
|------|---------------|---------|---------|-----------------------|
|      |               | content | content | for location X        |
|      |               | CPU A   | CPU B   |                       |
| 0    | -             | -       | -       | 1                     |
| 1    | CPU A reads X | 1       | -       | 1                     |

| Time | Event         | Cache<br>content<br>CPU A | Cache<br>content<br>CPU B | Memory Content for location X |
|------|---------------|---------------------------|---------------------------|-------------------------------|
| 0    | -             | -                         | -                         | 1                             |
| 1    | CPU A reads X | 1                         | -                         | 1                             |
| 2    | CPU B reads X | 1                         | 1                         | 1                             |

| Time | Event                 | Cache<br>content<br>CPU A | Cache<br>content<br>CPU B | Memory Content for location X |
|------|-----------------------|---------------------------|---------------------------|-------------------------------|
| 0    | -                     | -                         | -                         | 1                             |
| 1    | CPU A reads X         | 1                         | -                         | 1                             |
| 2    | CPU B reads X         | 1                         | 1                         | 1                             |
| 3    | CPU A stores 0 into X | 0                         | 1                         | 0                             |









# Example Cache Coherence Problem



# Example Cache Coherence Problem



## Example Cache Coherence Problem



- Things to note:
  - Processors see different values for u after event 3
  - With write back caches, value written back to memory depends on happenstance of which cache flushes or writes back value
    - Processes accessing main memory may see very stale value
  - Unacceptable to programs, and frequent!

# What Does Coherency Mean?

- Informally:
  - "Any read must return the most recent write"
  - Too strict and too difficult to implement
- Better:
  - "Any write must eventually be seen by a read"
  - All writes are seen in proper order ("serialization")
- Two rules to ensure this:
  - 1. If P writes x and P1 reads it, P's write will be seen by P1 if the read and write are sufficiently far apart and no other writes to x occur between the two accesses
  - 2. Writes to a single location are serialized: two writes to the same location by any two processors are seen in the same order by all processors.
    - Latest write will be seen
    - Otherwise could see writes in illogical order (could see older value after a newer value)

#### When a written value will be seen?

- We cannot require that a read of x by P1 can instantaneously see the write of x by another processor that precedes by a small amount of time
- Problem of memory consistency
- Coherence and consistency are complementary
  - Coherence defines the behavior of reads and writes to the same memory location
  - Consistency defines the behavior of reads and writes with respect to accesses to other memory locations

#### Assumptions for now:

- A write does not complete (and allow the next write to occur) until all processors have seen the effect of that write
- The processor does not change the order of any write with respect to any other memory access
  - If a processor writes A followed by B any processor that sees the new value of B must also see the new value of A

#### Coherent caches

- A program running on multiple processors will normally have copies of the same data in several caches.
- In a coherent multiprocessor the caches provide both migration and replication of shared data items.
- Migration: a data item can be moved to a local cache and used there in a transparent fashion
  - Reduces both the latency to access a shared data item that is allocated remotely and the bandwidth demand on the shared memory
- Replication for shared data that are being simultaneously read: caches make a copy of the data item in the local cache
  - Reduces both latency of access and contention for a read shared

#### Potential Solutions

- HW-based solutions to maintain coherency: Cache-Coherence Protocols
- Key issues to implement a cache coherent protocol in multiprocessors is tracking the status of any sharing of a data block.
- Two classes of protocols:
  - Snooping Protocols
  - Directory-Based Protocols

### Potential Solutions

- HW-based solutions to maintain coherency: Cache-Coherence Protocols
- Key issues to implement a cache coherent protocol in multiprocessors is tracking the status of any sharing of a data block.
- Two classes of protocols:
  - Snooping Protocols
  - Directory-Based Protocols

## Snooping Protocols (Snoopy Bus)

- All cache controllers monitor (snoop) on the bus to determine whether or not they have a copy of the block requested on the bus and respond accordingly.
- Every cache that has a copy of the shared block, also has a copy of the sharing status of the block, and no centralized state is kept.
- Send all requests for shared data to all processors.
- Require broadcast, since caching info is at processors.
- Suitable for Centralized Shared-Memory Architectures, and in particular for small scale multiprocessors with single shared bus.

# Snoopy Cache Goodman 1983

- Idea: Have cache watch (or snoop upon) DMA transfers, and then "do the right thing"
- Snoopy cache tags are dual-ported



## Snoopy Cache-Coherence Protocols



- Bus is a broadcast medium & Caches know what they have
- Cache Controller "snoops" all transactions on the shared bus
  - relevant transaction if for a block it contains
  - take action to ensure coherence
    - invalidate, update, or supply value
  - depends on state of the block and the protocol

## Snooping Protocols (Snoopy Bus)

- Since every bus transaction checks the cache address tags, this checking can interfere with the processor operations.
- When there is interference, the processor will likely stall because the cache is unavailable.
- To reduce the interference with the processor's accesses to the cache, we duplicate the address tag portion of the cache (not the whole cache) for snooping activities.
- In practice, an extra read port is added to the address tag portion of the cache.

# Snoop Tag



# Basic Snooping Protocols

- Snooping Protocols are of two types depending on what happens on a write operation:
  - Write-Invalidate Protocol
  - Write-Update or Write-Broadcast Protocol

#### Write-Invalidate Protocol

- The writing processor issues an invalidation signal over the bus to cause all copies in other caches to be invalidated before changing its local copy.
- The writing processor is then free to update the local data until another processor asks for it.
- All caches on the bus check to see if they have a copy of the data and, if so, they must invalidate the block containing the data.
- This scheme allows multiple readers but only a single writer.

#### Write-Invalidate Protocol

- This scheme uses the bus only on the first write to invalidate the other copies.
- Subsequent writes do not result in bus activity.
- This protocol provides similar benefits to writeback protocols in terms of reducing demands on bus bandwidth.
- Read Miss:
  - Write-Through: Memory always up-to-date
  - Write-Back: Snoop in caches to find the most recent copy.

## Example: Write-through Invalidate



## Write invalidate – write back

- Write invalidate (write-back to memory)
  - On write, invalidate all other copies
  - Use bus itself to serialize: Write cannot complete until bus access is obtained

| Processor activity          | Bus activity       | Contents of processor A's cache | Contents of processor B's cache | Contents of<br>memory location X |
|-----------------------------|--------------------|---------------------------------|---------------------------------|----------------------------------|
|                             |                    |                                 |                                 | 0                                |
| Processor A reads X         | Cache miss for X   | 0                               |                                 | 0                                |
| Processor B reads X         | Cache miss for X   | 0                               | 0                               | 0                                |
| Processor A writes a 1 to X | Invalidation for X | 1                               |                                 | 0                                |
| Processor B reads X         | Cache miss for X   | 1                               | 1                               | 1                                |

- Write update
  - On write, update all copies

## Write-Update Protocol

- The writing processor broadcasts the new data over the bus; all caches check if they have a copy of the data and, if so, all copies are updated with the new value.
- This scheme requires the continuous broadcast of writes to shared data (while write-invalidate deletes all other copies so that there is only one local copy for subsequent writes)
- This protocol is like write-through because all writes go over the bus to update copies of the shared data.
- This protocol has the advantage of making the new values appear in caches sooner ⇒ reduced latency
- Read Miss: Memory always up-to-date.

# Invalidate vs. Update

- Basic question of program behavior:
  - Is a block written by one processor later read by others before it is overwritten?
- Invalidate
  - yes: readers will take a miss
  - no: multiple writes without addition traffic
    - also clears out copies that will never be used again
- Update
  - yes: avoids misses on later references
  - no: multiple useless updates
- Need to look at program reference patterns and hardware complexity
- Can we tune this automatically????

but first - correctness

# **Snooping Protocols**

- Most part of commercial cache-based multiprocessors uses:
  - Write-Back Caches to reduce bus traffic ⇒ they allow more processors on a single bus.
  - Write-Invalidate Protocol to preserve bus bandwidth
- Write serialization due to bus serializing request: bus is single point of arbitration
  - A write to a shared data item cannot actually complete until it obtains bus access

#### Write back cache

- How to identify the most recent data value of a cache block in case of cache miss?
  - It can be in a cache rather in a memory
- Can use the same snooping scheme both for cache misses and writes
  - Each processor snoops every address placed on the bus
  - If a processor finds that it has a dirty copy of the requested cache block, it provides the cache block in response to the read request
  - memory access is aborted

## Snooping Protocols: An Example

- Write-Invalidate Protocol, Write-Back Cache
- Each block of memory is in one of three states:
  - Clean in all caches and up-to-date in memory (Shared)
  - OR Dirty in exactly one cache (Exclusive)
  - OR Not in any caches
- Each cache block can be in one of three states:
  - Clean (or Shared) (read only): the block is clean (not modified) and can be read
  - Dirty (or Modified or Exclusive): cache has only copy, its writeable, and dirty (block cannot be shared)
  - Invalid: block contains no valid data

#### MSI Invalidate Protocol

- Three States:
  - "M": "Modified"
  - "S": "Shared"
  - "I": "Invalid"
- Read obtains block in "shared"
  - even if only cache copy
- Obtain exclusive ownership before writing
  - BusRdx causes others to invalidate (demote)
  - If M in another cache, will flush
  - BusRdx even if hit in S
    - promote to M (upgrade)
- What about replacement?
  - S->I, M->I



#### **Snoopy Coherence Protocols**

- Complications for the basic MSI protocol:
  - Operations are not atomic
    - E.g. detect miss, acquire bus, receive a response
    - Creates possibility of deadlock and races
    - One solution: processor that sends invalidate can hold bus until other processors receive the invalidate
- Extensions:
  - Add exclusive state to indicate clean block in only one cache (MESI protocol)
    - Prevents needing to write invalidate on a write
  - Owned state

# **Snooping Cache Variations**

- MESI Protocol: Write-Invalidate
- Each cache block can be in one of four states:
  - Modified: the block is dirty and cannot be shared; cache has only copy, its writeable.
  - Exclusive: the block is clean and cache has only copy;
  - Shared: the block is clean and other copies of the block are in cache;
  - Invalid: block contains no valid data
- Add exclusive state to distinguish exclusive (writable) and owned (written)

### States of cache lines with MESI

|                               | Modified          | Exclusive      | Shared                              | Invalid                     |
|-------------------------------|-------------------|----------------|-------------------------------------|-----------------------------|
| Line valid?                   | Yes               | Yes            | Yes                                 | No                          |
| Copy in memory                | Has to be updated | Valid          | Valid                               | -                           |
| Other copies in other caches? | No                | No             | Maybe                               | Maybe                       |
| A write on this line          | Access the BUS    | Access the BUS | Access the BUS and Update the cache | Direct access<br>to the BUS |

# MESI State Transition Diagram

- BusRd(S) means shared line asserted on BusRd transaction
- Flush': if cache-tocache xfers
  - only one cache flushes data
- Replacement:
  - S→I can happen without telling other caches
  - $E \rightarrow I, M \rightarrow I$



MESI State Transition Diagram V2





Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify = Snoop Push

(X)= Invalidate Transaction

= Read-with-Intent-to-Modify

(1)= Cache Block Fill

#### MESI Protocol

- In both S and E, the memory has an up-to-date version of the data
- A write to a E block does not require to send the invalidation signal on the bus, since no other copies of the block are in cache.
- A write to a S block implies the invalidation of the other copies of the block in cache.

# MESI Working Example

- Consider the following access pattern on a twoprocessor system with a direct-mapped, writeback cache with one cache block and a two cache block memory.
- Assume the MESI protocol is used, with writeback caches, write-allocate, and invalidation of other caches on write (instead of updating the value in the other caches).

# Example: Access Pattern

| Time | After Dperation 2  | P1stachem blockstate | P2tache?<br>blockstate? | Memory?<br>atablock?<br>0aupato?<br>date?? | Memoryঝ্ৰিtথ<br>blockথ্ৰীঝ্ৰাpথ<br>toঝ্ৰিate?থ |
|------|--------------------|----------------------|-------------------------|--------------------------------------------|------------------------------------------------|
| 0?   | P1:@read@block@D@  | Exclusive (10) 2     | Invalid₫(0)ඕ            | Yes?                                       | Yes?                                           |
| 1?   | P1:3write3block30? | ?                    | ?                       | ?                                          | ?                                              |
| 2?   | P2:@read@block@D?  | ?                    | ?                       | ?                                          | ?                                              |
| 3?   | P2:3write3block30? | ?                    | ?                       | ?                                          | ?                                              |
| 4?   | P1:@read@block@12  | ?                    | ?                       | ?                                          | ?                                              |
| 5?   | P2@@read@block@L@  | ?                    | ?                       | ?                                          | ?                                              |
| 6?   | P1:3write3block71? | ?                    | ?                       | ?                                          | ?                                              |
| 7?   | P2:@write@block@1@ | ?                    | ?                       | ?                                          | ?                                              |

### Time 0: P1 Read Block 0





Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify = Snoop Push

(X)= Invalidate Transaction

= Read-with-Intent-to-Modify

= Cache Block Fill

@T1: P1 Write Block 0



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or

Read-with-Intent-to-Modify

= Snoop Push

= Invalidate Transaction

= Read-with-Intent-to-Modify

= Cache Block Fill

@T1: P1 Write Block 0



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify ( = Snoop Push

= Invalidate Transaction

= Read-with-Intent-to-Modify

= Cache Block Fill

# Time: 1

| Time | After **Dperation **2 | P1ItacheIII<br>blockIstateI | P2ItacheI blockIstateI | Memory?<br>atablock?<br>Oalpato?<br>date?? | Memory2at?<br>block21aup?<br>to2date?? |
|------|-----------------------|-----------------------------|------------------------|--------------------------------------------|----------------------------------------|
| 0?   | P1:@read@block@D@     | Exclusive (10) 2            | Invalid頃0)₪            | Yes?                                       | Yes?                                   |
| 1?   | P1:3write3block30?    | Modifiedর্ব(0)2             | Invalid₫(0)₪           | No?                                        | Yes?                                   |
| 2?   | P2:@read@block@D?     | ?                           | ?                      | ?                                          | ?                                      |
| 3?   | P2:3vrite3block30?    | ?                           | ?                      | ?                                          | ?                                      |
| 4?   | P1:@read@block@12     | ?                           | ?                      | ?                                          | ?                                      |
| 5?   | P2@@read@block@L@     | ?                           | ?                      | ?                                          | ?                                      |
| 6?   | P1:3write3block312    | ?                           | ?                      | ?                                          | ?                                      |
| 7?   | P2:@write@block@L@    | ?                           | ?                      | ?                                          | ?                                      |

@T2: P2 Read Block 0



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit
RMS = Read Miss, Shared
RME = Read Miss, Exclusive
WH = Write Hit
WM = Write Miss

SHR = Snoop Hit on a Read SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify

= Snoop Push
= Invalidate Transaction
= Read-with-Intent-to-Modify

Cache Block Fill



#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or

Read-with-Intent-to-Modify

# Time 2

| Time | After Dperation 2  | P1建achem<br>blockstate | P2Itachell<br>blockitatell | Memory?<br>at@lock?<br>0@up@o?<br>date?? | Memory2at2<br>block21aup2<br>toadate?2 |
|------|--------------------|------------------------|----------------------------|------------------------------------------|----------------------------------------|
| 0?   | P1:@read@block@D?  | Exclusive (0)?         | Invalid₫(0)ඕ               | Yes?                                     | Yes?                                   |
| 1?   | P1:3write3block30? | Modified (0) 2         | Invalid₫(0)ඕ               | No?                                      | Yes?                                   |
| 2?   | P2:@read@block@D?  | Shared (0) 2           | Shared 40) 2               | Yes?                                     | Yes?                                   |
| 3?   | P2:3write3block30? | ?                      | ?                          | ?                                        | ?                                      |
| 4?   | P1:@read@block@12  | ?                      | ?                          | ?                                        | ?                                      |
| 5?   | P2readiblock@L?    | ?                      | ?                          | ?                                        | ?                                      |
| 6?   | P1:3write3block31? | ?                      | ?                          | ?                                        | ?                                      |
| 7?   | P2:3writeblock?12  | ?                      | ?                          | ?                                        | ?                                      |

@T3: P2 Write Block 0



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or

Read-with-Intent-to-Modify

= Snoop Push

= Invalidate Transaction

= Read-with-Intent-to-Modify

(†)= Cache Block Fill



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**



Read-with-Intent-to-Modify









# Time 3

| Time | After Dperation 2  | P1建ache即<br>block函tate② | P2ItacheI<br>blockIstateI | Memory?<br>at@lock?<br>O@p@o?<br>date?? | Memory2at2<br>block21aup2<br>to2date?2 |
|------|--------------------|-------------------------|---------------------------|-----------------------------------------|----------------------------------------|
| 0?   | P1:@read@block@D@  | Exclusive (10) 2        | Invalid頃0)₪               | Yes?                                    | Yes?                                   |
| 1?   | P1:3write3block30? | Modified₫0)෭            | Invalid頃(0)₪              | No?                                     | Yes?                                   |
| 2?   | P2:@read@block@D@  | Sharedঝ্0)্য            | Shared 10) 2              | Yes?                                    | Yes?                                   |
| 3?   | P2:3write3block30? | Invalid頃0)              | Modified₫(0)②             | No?                                     | Yes?                                   |
| 4?   | P1:@read@block@12  | ?                       | ?                         | ?                                       | ?                                      |
| 5?   | P2@@read@block@L@  | ?                       | ?                         | ?                                       | ?                                      |
| 6?   | P1:3write3block71? | ?                       | ?                         | ?                                       | ?                                      |
| 7?   | P2:@write@block@1@ | ?                       | ?                         | ?                                       | ?                                      |

@T4: P1 Read Block 1 SHR P1 on B0, P2 on B0 RMS SHW Invalid Shared Context @ T3 Shared Invalid RME SHW SHR WM SHR SHW Modified Modified Exclusive Exclusive WH RH WH

**BUS Transactions** 

Cache line in the "acting" processor

RH = Read Hit
RMS = Read Miss, Shared
RME = Read Miss, Exclusive
WH = Write Hit
WM = Write Miss
SHR = Snoop Hit on a Read
SHW = Snoop Hit on a Write or
Read-with-Intent-to-Modify

Transaction due to events snooped on the common BUS

@T4: P1 Read Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify ( = Snoop Push

(X)= Invalidate Transaction

= Read-with-Intent-to-Modify

(T)= Cache Block Fill

# Time 4

| Time | After ID peration I | P1建achem<br>blockstate | P2@tache@<br>block@state@ | Memory?<br>atiblock?<br>Oilpito?<br>date?? | Memory2at2<br>block21.0up2<br>to2date?2 |
|------|---------------------|------------------------|---------------------------|--------------------------------------------|-----------------------------------------|
| 0?   | P1:@read@block@0?   | Exclusive (10) 2       | Invalid₫(0)₪              | Yes?                                       | Yes?                                    |
| 1?   | P1:3write3block30?  | Modifiedা্ৰ(0)া        | Invalid₫(0)₪              | No?                                        | Yes?                                    |
| 2?   | P2:@read@block@0?   | Shared (0) 2           | Shared 10) 2              | Yes?                                       | Yes?                                    |
| 3?   | P2:3write3block30?  | Invalid頃0)             | Modified₫(0)②             | No?                                        | Yes?                                    |
| 4?   | P1:@read@block@12   | Exclusive 112          | Modified₫(0)②             | No?                                        | Yes?                                    |
| 5?   | P2@@read@block@L@   | ?                      | ?                         | ?                                          | ?                                       |
| 6?   | P1:3write3block31?  | ?                      | ?                         | ?                                          | ?                                       |
| 7?   | P2:3write3block312  | ?                      | ?                         | ?                                          | ?                                       |

@T5: P2 Read Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**

RH = Read Hit

RMS = Read Miss, Shared

RME = Read Miss, Exclusive

WH = Write Hit

WM = Write Miss

SHR = Snoop Hit on a Read

SHW = Snoop Hit on a Write or Read-with-Intent-to-Modify ( = Snoop Push

= Read-with-Intent-to-Modify

(1)= Cache Block Fill

@T5: P2 Read Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**



# Time 5

| Time | After ID peration I   | P1ItacheIII<br>blockIstateII | P2@tache@<br>block@state@ | Memory?<br>atiblock?<br>Oupito?<br>date?? | Memory2at?<br>block21.0up?<br>to2date?? |
|------|-----------------------|------------------------------|---------------------------|-------------------------------------------|-----------------------------------------|
| 0?   | P1:1aread1ablock1a012 | Exclusive (10) 2             | Invalid₫(0)₪              | Yes?                                      | Yes?                                    |
| 1?   | P1:3write3block30?    | Modified (10) 2              | Invalid₫(0)₪              | No?                                       | Yes?                                    |
| 2?   | P2:@read@block@02     | Sharedঝ্0)্য                 | Shared 100 12             | Yes?                                      | Yes?                                    |
| 3?   | P2:3write3block30?    | Invalid頃0)                   | Modified₫(0)②             | No?                                       | Yes?                                    |
| 4?   | P1:@read@block@12     | Exclusive 1)?                | Modified₫(0)②             | No?                                       | Yes?                                    |
| 5?   | P2ead@block@L@        | Shared [1] 2                 | Shared 1112               | Yes?                                      | Yes?                                    |
| 6?   | P1:3write3block31?    | ?                            | ?                         | ?                                         | ?                                       |
| 7?   | P2:3write3block?12    | ?                            | ?                         | ?                                         | ?                                       |



**BUS Transactions** 

RH = Read Hit
RMS = Read Miss, Shared
RME = Read Miss, Exclusive
WH = Write Hit
WM = Write Miss
SHR = Snoop Hit on a Read
SHW = Snoop Hit on a Write or
Read-with-Intent-to-Modify

@T6: P1 Write Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**



# Time 6

| Time       | After **Operation **2 | P1stachem blockstate | P2ItacheI<br>blockIstateI | Memory?<br>atablock?<br>Oalpato?<br>date?? | Memoryat?<br>block?l@up?<br>to@date?? |
|------------|-----------------------|----------------------|---------------------------|--------------------------------------------|---------------------------------------|
| 0?         | P1:@read@block@D2     | Exclusive (10) 2     | Invalid頃0)₪               | Yes②                                       | Yes?                                  |
| 1?         | P1:3write3block30?    | Modified₫0)₪         | Invalid₫(0)₪              | No?                                        | Yes?                                  |
| 2?         | P2:@read@block@D2     | Shared 40) 2         | Shared 10) 🛚              | Yes?                                       | Yes?                                  |
| 3?         | P2:3write3block30?    | Invalid頃0)           | Modified₫(0)②             | No?                                        | Yes?                                  |
| 4?         | P1:@read@block@12     | Exclusive 11 2       | Modified₫(0)②             | No?                                        | Yes?                                  |
| 5?         | P2@@ead@block@L@      | Shared [1] [2]       | Shared 11]                | Yes?                                       | Yes?                                  |
| 62         | P1:3write3block31?    | Modified₫1)₪         | Invalidଘ୍1)ଅ              | Yes?                                       | No?                                   |
| <b>7</b> ? | P2:@write@block@12    | ?                    | ?                         | ?                                          | ?                                     |

### @T7: P2 Write Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**



@T7: P2 Write Block 1



Cache line in the "acting" processor

Transaction due to events snooped on the common BUS

#### **BUS Transactions**



# Example

| Time | After Operation ?     | P1ItacheIII          | P2Itacheil           | Memory?    | Memory@at?  |
|------|-----------------------|----------------------|----------------------|------------|-------------|
|      |                       | block <b>3</b> tate2 | block <b>3</b> tate? | at@block@  | block@L@up@ |
|      |                       |                      |                      | 01up11to12 | tostdate?🛚  |
|      |                       |                      |                      | date?🛚     |             |
| 0?   | P1:1aread1ablock10012 | Exclusive (0) 2      | Invalid₫(0)₪         | Yes②       | Yes?        |
| 1?   | P1:3write3block30?    | Modified¶0)়         | Invalid頃(0)₪         | No?        | Yes?        |
| 2?   | P2:@read@block@0?     | Shared (0) 2         | Shared (0)           | Yes?       | Yes?        |
| 32   | P2:3write3block30?    | Invalid頃0)②          | Modified頃0)₪         | No?        | Yes?        |
| 4?   | P1:@read@block@12     | Exclusive 112        | Modified頃0)₪         | No?        | Yes?        |
| 52   | P2ead@block@L@        | Shared [1] 2         | Shared 11 12         | Yes?       | Yes?        |
| 62   | P1:3write3block31?    | Modified₫(1)₪        | Invalid頃1)₪          | Yes?       | No?         |
| 7?   | P2:3write1block112    | Invalid@1)2          | Modifiedब्(1)ः       | Yes?       | No?         |

### The Problem of Memory Consistency

 What is consistency? When must a processor see the new value of a data updated by another processor?

```
P1: A = 0; P2: B = 0; .....

A = 1; B = 1;

L1: if (B == 0) ... L2: if (A == 0) ...
```

- Impossible for both if statements L1 & L2 to be true?
  - What if write invalidate is delayed & processor continues?
- Memory consistency models: what are the rules for such cases?

### Sequential Consistency

A Memory Model



"A system is sequentially consistent if the result of any execution is the same as if the operations of all the processors were executed in some sequential order, and the operations of each individual processor appear in the order specified by the program"

Leslie Lamport

Sequential Consistency = arbitrary order-preserving interleaving of memory references of sequential programs

### The Problem of Memory Consistency

- In what order must a processor observe the data writes of another processor?
- Sequential consistency: result of any execution is the same as if the accesses of each processor were kept in order and the accesses among different processors were interleaved
- The simplest way to implement sequential consistency is to require a processor to delay the completion of any memory access until all the invalidations caused by that access are completed.

### The Problem of Memory Consistency

- Schemes faster execution to sequential consistency
- Not really an issue for most programs; they are synchronized
  - A program is synchronized if all access to shared data are ordered by synchronization operations write (x)

```
release (s) {unlock}
...
acquire (s) {lock}
...
read(x)
```

# Synchronization

The need for synchronization arises whenever there are concurrent processes in a system (even in a uniprocessor system).

Two classes of synchronization:

- Producer-Consumer: A consumer process must wait until the producer process has produced data
- Mutual Exclusion: Ensure that only one process uses a resource at a given time



### ISA Support for Mutual-Exclusion Locks

- Regular loads and stores in SC model (plus fences in weaker model) sufficient to implement mutual exclusion, but inefficient and complex code
- Therefore, atomic read-modify-write (RMW)
  instructions added to ISAs to support mutual exclusion
- Many forms of atomic RMW instruction possible, some simple examples:
  - Test and set  $(reg_x = M[a]; M[a]=1)$
  - Swap (reg\_x=M[a]; M[a] = reg\_y)

### More on locks...

- Smartlocks: Lock Acquisition Scheduling for Self-Aware Synchronization
  - Jonathan Eastep, Michael D. Wingate, Marco D.
     Santambrogio, Anant Agarwal.

 PDF available under OEPN Access Policy: https://dspace.mit.edu/handle/1721.1/85868

### **Advanced Computer Architectures**

# Parallel Processors: MIMD Architectures

Politecnico di Milano v2