



# Exercise Session 6

Scoreboard, Tomasulo, Dynamic Branch Prediction, (Extra:Simple Scheduling)
Advanced Computer Architectures

16th April 2025

Davide Conficconi < davide.conficconi@polimi.it >

#### Recall: Material (EVERYTHING OPTIONAL)

## https://webeep.polimi.it/course/view.php?id=14754

https://tinyurl.com/aca-grid25

Textbook: Hennessy and Patterson, Computer Architecture: A Quantitative Approach



Analog

#### Other Interesting Reference









#### **Exe Scoreboard**



Parallel operation in the control data 6600

## The Scoreboard pipeline

| ISSUE                                  | READ OPERAND                      | EXE COMPLETE                     | WB                                                                                                       |
|----------------------------------------|-----------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|
| Decode<br>instruction;                 | Read operands;                    | Operate on operands;             | Finish exec;                                                                                             |
| Structural FUs<br>check;<br>WAW checks | RAW check;<br>WAR if need to read | Notify Scoreboard on completion; | WAR &Struct check<br>(FUs will hold results);<br>Can overlap<br>issue/read&write 4<br>Structural Hazard; |

#### Exe.1 The code

I1: LD \$F1, 0 (\$R1)

12: FADD \$F2, \$F2, \$F3

13: ADDI \$R3, \$R3, 8

14: LD \$F4, 0 (R2)

15: FADD \$F5, \$F4, \$F2

16: FMULT \$F6, \$F1, \$F4

17: ADDI \$R5, \$R5, 1

18: LD \$R6, 0 (\$R4)

19: SD \$F6, 0 (\$R5)

110: SD \$F5, 0 (\$R6)

#### Exe.1 The conflicts

I1: LD \$F1, 0 (\$R1)

12: FADD \$F2, \$F2, \$F3

13: ADDI \$R3, \$R3, 8

14: LD \$F4, 0 (R2)

15: FADD \$F5, \$F4, \$F2

16: FMULT \$F6, \$F1, \$F4

17: ADDI \$R5, \$R5, 1

18: LD \$R6, 0 (\$R4)

19: SD \$F6, 0 (\$R5)

110: SD \$F5, 0 (\$R6)

### Exe. 2 Scoreboard: 3 a configuration?

|     | Instruction            | ISSUE | READ OPERAND | EXE COMPLETE | WB |
|-----|------------------------|-------|--------------|--------------|----|
| 11  | LD \$F1, 0 (\$R1)      | 1     | 2            | 5            | 6  |
| 12  | FADD \$F2, \$F2, \$F3  | 2     | 3            | 7            | 8  |
| 13  | ADDI \$R3, \$R3, 8     | 3     | 4            | 5            | 6  |
| 14  | LD \$F4, 0(R2)         | 4     | 5            | 8            | 9  |
| 15  | FADD \$F5, \$F4, \$F2  | 9     | 6            | 14           | 15 |
| 16  | FMULT \$F6, \$F1, \$F4 | 8     | 10           | 14           | 16 |
| 17  | ADDI \$R5, \$R5, 1     | 5     | 8            | 9            | 10 |
| 18  | LD \$R6, 0 (\$R4)      | 6     | 9            | 12           | 13 |
| 19  | SD \$F6, 0 (\$R5)      | 9     | 11           | 14           | 17 |
| 110 | SD \$F5, 0 (\$R6)      | 10    | 14           | 17           | 18 |

- Is there a "configuration" that can respect the shown execution?
- How many units? Which kind? What latency?

### Exe. 2 Scoreboard CC0

|     | Instruction               | ISSUE | READ<br>OPERAND | EXE<br>COMPLETE | WB | Hazards | Unit |
|-----|---------------------------|-------|-----------------|-----------------|----|---------|------|
| 11  | LD \$F1, 0 (\$R1)         |       |                 |                 |    |         |      |
| 12  | FADD \$F2, \$F2,<br>\$F3  |       |                 |                 |    |         |      |
| 13  | ADDI \$R3, \$R3, 8        |       |                 |                 |    |         |      |
| 14  | LD \$F4, 0(R2)            |       |                 |                 |    |         |      |
| 15  | FADD \$F5, \$F4,<br>\$F2  |       |                 |                 |    |         |      |
| 16  | FMULT \$F6, \$F1,<br>\$F4 |       |                 |                 |    |         |      |
| 17  | ADDI \$R5, \$R5, 1        |       |                 |                 |    |         |      |
| 18  | LD \$R6, 0(\$R4)          |       |                 |                 |    |         |      |
| 19  | SD \$F6, 0(\$R5)          |       |                 |                 |    |         |      |
| 110 | SD \$F5, 0 (\$R6)         |       |                 |                 |    |         |      |





#### Exe.1 The conflicts

I1: LD \$F1, 0 (\$R1)

12: FADD \$F2, \$F2, \$F3

13: ADDI \$R3, \$R3, 8

14: LD \$F4, 0 (R2)

15: FADD \$F5, \$F4, \$F2

16: FMULT \$F6, \$F1, \$F4

17: ADDI \$R5, \$R5, 1

18: LD \$R6, 0 (\$R4)

19: SD \$F6, 0 (\$R5)

110: SD \$F5, 0 (\$R6)

## Recall: the Tomasulo pipeline

| ISSUE                                                                                 | EXECUTION                                                         | WRITE                                                             |
|---------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|
| Get Instruction from<br>Queue and Rename<br>Registers                                 | Execute and Watch CDB;                                            | Write on CDB;                                                     |
| Structural RSs check;<br>WAW and WAR solved<br>by Renaming<br>(!!!in-order-issue!!!); | Check for Struct on FUs;<br>RAW delaying;<br>Struct check on CDB; | (FUs will hold results unless<br>CDB free)<br>RSs/FUs marked free |

### Exe. 2 Tomasulo: 3 a configuration?

| Instruction                | ISSUE | STARTEXE | WB |
|----------------------------|-------|----------|----|
| I1: LD \$F1, 0 (\$R1)      | 1     | 2        | 5  |
| 12: FADD \$F2, \$F2, \$F3  | 2     | 3        | 6  |
| 13: ADDI \$R3, \$R3, 8     | 3     | 4        | 6  |
| 14: LD \$F4, 0(R2)         | 6     | 5        | 8  |
| 15: FADD \$F5, \$F4, \$F2  | 7     | 9        | 12 |
| 16: FMULT \$F6, \$F1, \$F4 | 8     | 9        | 13 |
| 17: ADDI \$R5, \$R5, 1     | 9     | 10       | 11 |
| 18: LD \$R6, 0 (\$R4)      | 10    | 9        | 14 |
| 19: SD \$F6, 0 (\$R5)      | 11    | 14       | 17 |
| I10: SD \$F5, 0 (\$R6)     | 12    | 15       | 18 |

- Is there a "configuration" that can respect the shown execution?
- How many units? Which kind? What latency? How many Reservation Stations?

### Exe.3 Tomasulo CC0

| Instruction                | ISSUE | START<br>EXE | WB | Hazards Type | RSi | Unit |
|----------------------------|-------|--------------|----|--------------|-----|------|
| I1: LD \$F1, 0 (\$R1)      |       |              |    |              |     |      |
| 12: FADD \$F2, \$F2, \$F3  |       |              |    |              |     |      |
| 13: ADDI \$R3, \$R3, 8     |       |              |    |              |     |      |
| 14: LD \$F4, 0(R2)         |       |              |    |              |     |      |
| 15: FADD \$F5, \$F4, \$F2  |       |              |    |              |     |      |
| 16: FMULT \$F6, \$F1, \$F4 |       |              |    |              |     |      |
| 17: ADDI \$R5, \$R5, 1     |       |              |    |              |     |      |
| 18: LD \$R6, 0 (\$R4)      |       |              |    |              |     |      |
| 19: SD \$F6, 0 (\$R5)      |       |              |    |              |     |      |
| I10: SD \$F5, 0 (\$R6)     |       |              |    |              |     |      |



#### Prediction

Branch vanguard: decomposing branch functionality into prediction and resolution instructions

# The IBM z15 High Frequency Mainframe Branch Predictor



### Dynamic Branch Predictor

Describe (the answer has to be effectively supported) a 1-BHT and a 2-BHT able to execute the following assembly code (R0 is set to 1, R1 is set to 300)

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2:

MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

• The obtained result, in terms of mispredictions, is inline with theoretical characteristics of the two predictors? Please effectively support your answer.

#### A First Consideration

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

## How many iterations?

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

#### 1bit - BHT

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP



#### 1bit - BHT

#### R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP





k-bit Branch Address: Collide Not collide

#### 1bit - BHT - Not Collide

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP



Let us consider that the branch addresses do not collide

1-BHT

LOOP: T LOOP2: T T

**1-BHT** 

NT T

NT NT 2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

R0 is set to 1 R1 is set to 300 2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP



NT

weak

strong

2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

Let us consider
that the branch
addresses do NOT

SUBI R0 R0 2
BNEZ R0 LOOP

**2-BHT** 

LOOP: NT<sub>strong</sub>

R0 is set to 1 R1 is set to 300



**2-BHT** 

LOOP: LOOP2: NT<sub>weak</sub>

collide

LOOP: LD F3 0 (R0) 2bit - BHT

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

**SUBI R1 R1 3** 

BNEZ R1 LOOP2

Let us consider SUBI R0 R0 2 that the branch addresses do NOT

BNEZ RØ LOOP

collide

**2-BHT** 

LOOP: LOOP2:



R0 is set to 1 R1 is set to 300



**2-BHT** 

LOOP:

LOOP2:

strong strong **SUMMARY** 

Assumption: NO collision

**WORST CASES** 

**BEST CASES** 





### Thanks for your attention

Davide Conficconi < davide.conficconi@polimi.it >

#### **Acknowledgements**

E. Del Sozzo, Marco D. Santambrogio, D. Sciuto Part of this material comes from:

- "Computer Organization and Design" and "Computer Architecture A Quantitative Approach" Patterson and Hennessy books
- "Digital Design and Computer Architecture" Harris and Harris
- Elsevier Inc. online materials
- Papers/news cited in this lecture

and are properties of their respective owners

## Exe 3: Simple Pipelining

### Exe 3 Simple Pipelining: the Code

```
I1: addi $s3, $s2, 2
I2: add $s5, $s4, $s3
I3: sw $s5, 4($s3)
I4: sub $s7, $s5, $s6
I5: lw $s6, 4($s7)
```

## Exe 3: Simple Pipelining: the Architecture



## Exe 3.1 Simple Pipelining: Conflicts

|                | Instruction          |   | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
|----------------|----------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| <b>I1:</b>     | addi \$s3, \$s2, 2   | F | О | Ш | Δ | W |   |   |   |   |    |    |    |    |    |    |
| <pre>12:</pre> | add \$s5, \$s4, \$s3 |   | L | О | Ш | Δ | > |   |   |   |    |    |    |    |    |    |
| <pre>13:</pre> | sw \$s5, 4(\$s3)     |   |   | F | D | Е | М | W |   |   |    |    |    |    |    |    |
| <b>I4:</b>     | sub \$s7, \$s5, \$s6 |   |   |   | F | О | Е | М | V |   |    |    |    |    |    |    |
| <b>I5:</b>     | lw \$s6, 4(\$s7)     |   |   |   |   | F | D | Е | М | W |    |    |    |    |    |    |

Draw the pipeline schema showing all the conflicts/dependencies. Solve the resulting RAW hazards without using rescheduling and path forwarding.

Exe 3.1 Simple Pipelining: solve as is

| Istr | CK1  | CK2  | CK3  | CK4  | CK5  | CK6  | CK7  | CK8  | CK9  | CK10 | CK11 |
|------|------|------|------|------|------|------|------|------|------|------|------|
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |
| Istr | CK12 | CK13 | CK14 | CK15 | CK16 | CK17 | CK18 | CK19 | CK20 | CK21 | CK22 |
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |

```
I1: addi $s3, $s2, 2
```

### Exe 3.2 Simple Pipelining: Rescheduling

Reschedule the instructions to **reduce the stalls**; Draw the pipeline schema showing all the data conflicts/dependencies.

Exe 3.3 Simple Pipelining: FWD Paths

| Istr | CK1  | CK2  | CK3  | CK4  | CK5  | CK6  | CK7  | CK8  | CK9  | CK10 | CK11 |
|------|------|------|------|------|------|------|------|------|------|------|------|
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |
| Istr | CK12 | CK13 | CK14 | CK15 | CK16 | CK17 | CK18 | CK19 | CK20 | CK21 | CK22 |
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |

I1: addi \$s3, \$s2, 2

I2: sub \$s4, \$s3, \$s1

I3: add \$s5, \$s4, \$s1

I4: lw \$s6, 4(\$s4)

I5: sub \$s7, \$s4, \$s6