



# Exercise Session 7

VLIW, More VLIW, Dynamic Branch Prediction, (Extra:Simple Scheduling)
Advanced Computer Architectures

12th May 2025

Davide Conficconi < davide.conficconi@polimi.it >

## Recall: Material (EVERYTHING OPTIONAL)

# https://webeep.polimi.it/course/view.php?id=14754

https://tinyurl.com/aca-grid25

Textbook: Hennessy and Patterson, Computer Architecture: A Quantitative Approach



Analog

#### Other Interesting Reference











#### Recall: Instruction Level Parallelism

Two strategies to support ILP:

- Dynamic Scheduling: Depend on the hardware to locate parallelism
- Static Scheduling: Rely on software for identifying potential parallelism

Hardware intensive approaches dominate desktop and server markets

## Recall: VLIW and Static Scheduling





**Static Scheduling**: Rely on software for identifying potential parallelism (example of List Based Scheduling with ASAP)

VLIW (Very Long Instruction Word) processors expect dependency-free code.

#### Question on VLIW Architecture

A VLIW Architecture has to have multiple Program Counters to load the necessary Multiple Data. Given the previous statement, confirm if it is TRUE or FALSE and **effectively support** your answer.

Circle the **right** answer: True False



## Recall: VLIW Compiler Responsibilities

# The compiler:

Schedules to maximize parallel execution

Exploit ILP and LLP (Loop Level Parallelism)

It is necessary to map the instructions over the machine functional units

This mapping must account for time constraints and dependencies among the tasks

Guarantees intra-instruction parallelism

Schedules to avoid data hazards (no interlocks)

Typically separates operations with explicit NOPs

The goal is to minimize the total execution time for the program VLIW processors expect dependency-free code.

## Recall: Static Scheduling: methods

- Simple code motion
- Loop unrolling & loop peeling
- Software pipeline
- Global code scheduling (across basic block)
  - Trace scheduling
  - Superblock scheduling
  - Hyperblock scheduling
  - Speculative Trace scheduling

## Recall: The Situation





## Recall: Static Scheduling



## Recall: Static Scheduling → Loop Unrolling

# Program memory loop:

## Compiled code

## loop:



## Recall: Static Scheduling → Code Explosion



# Recall: Static Scheduling → Software Pipelining



#### Exe VLIW: Architecture

- Consider the program be executed on a 3-issue VLIW MIPS (Very Long Instruction Word) architecture with 3 non-pipelined functional units
- Integer ALU with 1 cycle latency to next
   Integer/FP and 2 cycle latency to next Branch
- Memory Unit with 3 cycle latency
- Floating Point Unit with 3 cycle latency
- Branch completed with 1 cycle delay slot (branch solved in ID stage)

#### Exe VLIW: Schedule

- Considering one iteration of the loop
- schedule the assembly code for the 3-issue VLIW machine in the following table by using the listbased scheduling with ASAP
- Do not use neither software pipelining nor loop unrolling nor modifying loop indexes.
- Please do not need to write in NOPs (can leave blank).

#### Exe VLIW: the code

## Assembly Code:

```
L1: lw $2, A($4)
addi $2, $2, 4
lw $3, B($4)
addi $6, $2, -5
sub $5, $4, $3
sw $5, C($4)
addi $4, $4, 4
bne $4, $7, L1
```

L1: lw \$2, A(\$4)
addi \$2, \$2, 4
lw \$3, B(\$4)
addi \$6, \$2, -5
sub \$5, \$4, \$3
sw \$5, C(\$4)
addi \$4, \$4, 4
bne \$4, \$7, L1

**ALU** 1 cc Integer, 2 cc Branch

**MU** 3 cc

FPU 3 cc

L1: lw \$2, A(\$4)
addi \$2, \$2, 4
lw \$3, B(\$4)
addi \$6, \$2, -5
sub \$5, \$4, \$3
sw \$5, C(\$4)
addi \$4, \$4, 4
bne \$4, \$7, L1

**ALU** 1 cc Integer, 2 cc Branch

**MU** 3 cc

FPU 3 cc



lw \$2, A(\$4)
addi \$2, \$2, 4
lw \$3, B(\$4)
addi \$6, \$2, -5
sub \$5, \$4, \$3
sw \$5, C(\$4)
addi \$4, \$4, 4
bne \$4, \$7, L1

|     | Integer ALU(1/2b) | Memory Unit (3cc) | FPU(3cc) |
|-----|-------------------|-------------------|----------|
| C1  |                   |                   |          |
| C2  |                   |                   |          |
| C3  |                   |                   |          |
| C4  |                   |                   |          |
| C5  |                   |                   |          |
| C6  |                   |                   |          |
| C7  |                   |                   |          |
| C8  |                   |                   |          |
| C9  |                   |                   |          |
| C10 |                   |                   |          |
| C11 |                   |                   |          |
| C12 |                   |                   |          |
| C13 |                   |                   |          |
| C14 |                   |                   |          |
| C15 |                   |                   |          |

#### Exe 1.2 VLIW: schedule PIPELINED

L1: lw \$2, A(\$4)
addi \$2, \$2, 4
lw \$3, B(\$4)
addi \$6, \$2, -5
sub \$5, \$4, \$3
sw \$5, C(\$4)
addi \$4, \$4, 4
bne \$4, \$7, L1

**ALU** 1 cc Integer, 2 cc Branch

MU 3 cc PIPELINED

FPU 3 cc PIPELINED



## Exe 1 VLIW: schedule PIPELINED

lw \$2, A(\$4)
addi \$2, \$2, 4
lw \$3, B(\$4)
addi \$6, \$2, -5
sub \$5, \$4, \$3
sw \$5, C(\$4)
addi \$4, \$4, 4
bne \$4, \$7, L1

|     | Integer ALU(1/2b) | Memory Unit(3cc) | FPU(3cc) |
|-----|-------------------|------------------|----------|
| C1  |                   |                  |          |
| C2  |                   |                  |          |
| C3  |                   |                  |          |
| C4  |                   |                  |          |
| C5  |                   |                  |          |
| C6  |                   |                  |          |
| C7  |                   |                  |          |
| C8  |                   |                  |          |
| C9  |                   |                  |          |
| C10 |                   |                  |          |
| C11 |                   |                  |          |
| C12 |                   |                  |          |
| C13 |                   |                  |          |
| C14 |                   |                  |          |
| C15 |                   |                  |          |

## Exe 1 VLIW: schedule PIPELINED FLOPS/CC

lw \$2, A(\$4) addi \$2, \$2, 4 lw \$3, B(\$4) addi \$6, \$2, -5 sub \$5, \$4, \$3 sw \$5, C(\$4) addi \$4, \$4, 4 bne \$4, \$7, L1

|     | Integer ALU(1/2b) | Memory Unit(3cc) | FPU(3cc) |
|-----|-------------------|------------------|----------|
| C1  |                   |                  |          |
| C2  |                   |                  |          |
| C3  |                   |                  |          |
| C4  |                   |                  |          |
| C5  |                   |                  |          |
| C6  |                   |                  |          |
| C7  |                   |                  |          |
| C8  |                   |                  |          |
| C9  |                   |                  |          |
| C10 |                   |                  |          |
| C11 |                   |                  |          |
| C12 |                   |                  |          |
| C13 |                   |                  |          |
| C14 |                   |                  |          |
| C15 |                   |                  |          |

FLOPs/CC=

## Exe 1 VLIW: Pipeline Scheduling

|   | Instruction | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 |
|---|-------------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|
| 1 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 2 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 3 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 4 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 5 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 6 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 7 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 8 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |
| 9 | NOPINOPINOP |    |    |    |    |    |    |    |    |    |     |     |     |     |     |

ALU 1 cc Integer, 2 cc Branch, MU 3 cc PIPELINED, FPU 3 cc PIPELINED



## Recall: VLIW and Static Scheduling





**Static Scheduling**: Rely on software for identifying potential parallelism (example of List Based Scheduling with ASAP)

VLIW (Very Long Instruction Word) processors expect dependency-free code.

#### Exe 1 VLIW: Architecture

- Consider the program be executed on a 3-issue VLIW MIPS (Very Long Instruction Word) architecture with 3 fully pipelined functional units
- Integer ALU with 1 cycle latency
- Memory Unit with 2 cycle latency
- Floating Point Unit with 3 cycle latency
- Branch solved in EXE stage, no early evaluation

- Considering one iteration of the loop
- schedule the assembly code for the 3-issue VLIW machine in the following table by using the list-based scheduling with ASAP
- Calculate the performance (FLOPs per cycle)
- Do not use neither software pipelining nor loop unrolling nor modifying loop indexes
- Please do not need to write in NOPs (can leave blank)

#### Exe VLIW.2: schedule with unroll

- Unroll the loop by one iteration (so two iterations of the original loop are performed for every branch in the new assembly code)
- You only need to worry about the steady-state code in the core of the loop (no epilogue or prologue)
- schedule the assembly code for the 3-issue VLIW machine in the following table by using the list-based scheduling with ASAP
- Calculate the performance (FLOPs per cycle)
- Do not use software pipelining
- Please do not need to write in NOPs (can leave blank)

#### Exe VLIW.1: the code

```
C Code:
    for(int i=0; i<N; i++) {
        C[i] = A[i]*A[i] + B[i];
}</pre>
```

Assembly Code:

#### Exe VLIW.1: the code

```
C Code:

for(int i=0; i<N; i++) {
    C[i] = A[i]*A[i] + B[i];
}
```

## Assembly Code:

```
loop: ld f1, 0(r1)
ld f2, 0(r2)
fmul f1, f1, f1
fadd f1, f1, f2
st f1, 0(r3)
addi r1, r1, 4
addi r2, r2, 4
addi r3, r3, 4
bne r3, r4, loop
```

|       |      |              | ALU  | 1 cc |
|-------|------|--------------|------|------|
| loop: | ld   | f1, O(r1)    | MU   | 2 cc |
|       | ld   | f2, 0(r2)    | EDII | 0    |
|       | fmul | f1, f1, f1   | FPU  | 3 cc |
|       | fadd | f1, f1, f2   |      |      |
|       | st   | f1, 0(r3)    |      |      |
|       | addi | r1, r1, 4    |      |      |
|       | addi | r2, r2, 4    |      |      |
|       | addi | r3, r3, 4    |      |      |
|       | bne  | r3, r4, loop |      |      |
|       |      |              |      |      |

loop: f1, 0(r1)ld f2, 0(r2)ld f1, f1, f1 fmul fadd f1, f1, f2 f1, 0(r3)st addi r1, r1, 4 addi r2, r2, 4 addi r3, r3, 4 r3, r4, loop bne

ALU 1 ccMU 2 ccFPU 3 cc



: ld f1, 0(r1)
ld f2, 0(r2)
fmul f1, f1, f1
fadd f1, f1, f2
st f1, 0(r3)
addi r1, r1, 4
addi r2, r2, 4
addi r3, r3, 4
bne r3, r4, loop

|     | Integer ALU (1 cc) | Memory Unit (2 cc) | FPU (3 cc) |
|-----|--------------------|--------------------|------------|
| C1  |                    |                    |            |
| C2  |                    |                    |            |
| C3  |                    |                    |            |
| C4  |                    |                    |            |
| C5  |                    |                    |            |
| C6  |                    |                    |            |
| C7  |                    |                    |            |
| C8  |                    |                    |            |
| C9  |                    |                    |            |
| C10 |                    |                    |            |
| C11 |                    |                    |            |
| C12 |                    |                    |            |
| C13 |                    |                    |            |
| C14 |                    |                    |            |
| C15 |                    |                    |            |

#### Exe VLIW.2: schedule with unroll

- Unroll the loop by one iteration (so two iterations of the original loop are performed for every branch in the new assembly code)
- You only need to worry about the steady-state code in the core of the loop (no epilogue or prologue)
- schedule the assembly code for the 3-issue VLIW machine in the following table by using the list-based scheduling with ASAP
- Calculate the performance (FLOPs per cycle)
- Do not use software pipelining
- Please do not need to write in NOPs (can leave blank)

#### Exe VLIW.2: the code

```
C Code:

for(int i=0; i<N; i+=2) {
    C[i] = A[i]*A[i] + B[i];
    C[i+1] = A[i+1]*A[i+1] + B[i+1];
}
```

Assembly Code:

#### Exe VLIW.2: the code

#### C Code:

```
for(int i=0; i<N; i+=2) {
    C[i] = A[i]*A[i] + B[i];
    C[i+1] = A[i+1]*A[i+1] + B[i+1];
}
```

## Assembly Code:

```
loop:
                f1, 0(r1)
        ld
                f3, 4(r1)
        ld
                f2, 0(r2)
                f4, 4(r2)
        ld
                f1, f1, f1
        fmul
                f3, f3, f3
        fmul
                f1, f1, f2
        fadd
        fadd
                f3, f3, f4
                f1, 0(r3)
        st
                f3, 4(r3)
        st
        addi r1, r1, 8
        addi r2, r2, 8
        addi r3, r3, 8
               r3, r4, loop
POLITECNICO | DIPARTIMENTO DI ELETTRONICA
        bne
```

## Exe VLIW.2: schedule

|       |      |              | ALU | 1 cc |
|-------|------|--------------|-----|------|
| loop: | ld   | f1, 0(r1)    | MU  | 2 cc |
|       | ld   | f3, 4(r1)    |     | _    |
|       | ld   | f2, O(r2)    | FPU | 3 cc |
|       | ld   | f4, 4(r2)    |     |      |
|       | fmul | f1, f1, f1   |     |      |
|       | fmul | f3, f3, f3   |     |      |
|       | fadd | f1, f1, f2   |     |      |
|       | fadd | f3, f3, f4   |     |      |
|       | st   | f1, 0(r3)    |     |      |
|       | st   | f3, 4(r3)    |     |      |
|       | addi | r1, r1, 8    |     |      |
|       | addi | r2, r2, 8    |     |      |
|       | addi | r3, r3, 8    |     |      |
|       | bne  | r3, r4, loop |     |      |

### Exe VLIW.2: schedule

| loop: | ld   | f1, 0(r1)                    |
|-------|------|------------------------------|
| _     | ld   | f3, 4(r1)                    |
|       | ld   | f2, O(r2)                    |
|       | ld   | f4, 4(r2)                    |
|       | fmul | f1, f1, f1                   |
|       | fmul | f3, f3, f3                   |
|       | fadd | f1, f1, f2                   |
|       | fadd | f3, f3, f4                   |
|       | st   | f1, 0(r3)                    |
|       | st   | f3, 4(r3)                    |
|       | addi | r1, r1, 8                    |
|       | addi | r2, r2, 8                    |
|       | addi | r3, r3, 8                    |
|       | bne  | <b>r</b> 3, <b>r</b> 4, loop |
|       |      |                              |

```
      ALU
      1 cc

      MU
      2 cc

      FPU
      3 cc
```



### Exe VLIW.2: schedule

ld f1, (r1) ld f3, 4(r1) ld f2, 0(r2) ld f4, 4(r2) fmul f1, f1, f1 fmul f3, f3, f3 fadd f1, f1, f2 fadd f3, f3, f4 st f1, 0(r3) st f3, 4(r3) addi r1, r1, 8 addi r2, r2, 8 addi r3, r3, 8 bne r3, r4, loop

|     | Integer ALU (1 cc) | Memory Unit (2 cc) | FPU (3 cc) |
|-----|--------------------|--------------------|------------|
| C1  |                    |                    |            |
| C2  |                    |                    |            |
| C3  |                    |                    |            |
| C4  |                    |                    |            |
| C5  |                    |                    |            |
| C6  |                    |                    |            |
| C7  |                    |                    |            |
| C8  |                    |                    |            |
| C9  |                    |                    |            |
| C10 |                    |                    |            |
| C11 |                    |                    |            |
| C12 |                    |                    |            |
| C13 |                    |                    |            |
| C14 |                    |                    |            |
| C15 |                    |                    |            |

#### Exe VLIW.2: FLOPs/CC

loop: ld f1, (r1) ld f3, 4(r1) 1d f2, 0(r2) ld f4, 4(r2) fmul f1, f1, f1 fmul f3, f3, f3 fadd f1, f1, f2 fadd f3, f3, f4 st f1, 0(r3) st f3, 4(r3) addi r1, r1, 8 addi r2, r2, 8 addi r3, r3, 8 bne r3, r4, loop

FLOPs/CC=

|     | Integer ALU (1 cc) | Memory Unit (2 cc) | FPU (3 cc) |
|-----|--------------------|--------------------|------------|
| C1  |                    |                    |            |
| C2  |                    |                    |            |
| C3  |                    |                    |            |
| C4  |                    |                    |            |
| C5  |                    |                    |            |
| C6  |                    |                    |            |
| C7  |                    |                    |            |
| C8  |                    |                    |            |
| C9  |                    |                    |            |
| C10 |                    |                    |            |
| C11 |                    |                    |            |
| C12 |                    |                    |            |
| C13 |                    |                    |            |
| C14 |                    |                    |            |
| C15 |                    |                    |            |



#### Prediction

Branch vanguard: decomposing branch functionality into prediction and resolution instructions

# The IBM z15 High Frequency Mainframe Branch Predictor



# Dynamic Branch Predictor

Describe (the answer has to be effectively supported) a 1-BHT and a 2-BHT able to execute the following assembly code (R0 is set to 1, R1 is set to 300)

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MILL TO E

MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

• The obtained result, in terms of mispredictions, is inline with theoretical characteristics of the two predictors? Please effectively support your answer.

#### A First Consideration

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

# How many iterations?

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

### 1bit - BHT

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP



#### 1bit - BHT

#### R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP





k-bit Branch Address: Collide Not collide

#### 1bit - BHT - Not Collide

R0 is set to 1 R1 is set to 300

LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP



Let us consider that the branch addresses do not collide

1-BHT

LOOP2:

T NT

**1-BHT** 

1-BHT

NT NT 2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

R0 is set to 1 R1 is set to 300 2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

SUBI R0 R0 2

BNEZ RØ LOOP

R0 is set to 1 R1 is set to 300



LOOP: LD F3 0 (R0) 2bit - BHT

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

**SUBI R1 R1 3** 

BNEZ R1 LOOP2

Let us consider that the branch addresses do NOT

collide

SUBI R0 R0 2

BNEZ RØ LOOP

**2-BHT** 

LOOP: LOOP2:

NT<sub>strong</sub>

R0 is set to 1 R1 is set to 300



**2-BHT** 

LOOP:

LOOP2:

 $NT_{weak}$ 

2bit - BHT LOOP: LD F3 0 (R0)

ADDD F1 F3 F3

ADDI R1 R1 3000

LOOP2: MULTD F2 F2 F3

SUBI R1 R1 3

BNEZ R1 LOOP2

Let us consider
that the branch
addresses do NOT

SUBI R0 R0 2
BNEZ R0 LOOP

2-BHT

LOOP:



R0 is set to 1 R1 is set to 300



**2-BHT** 

LOOP:

T<sub>strong</sub>

collide

**SUMMARY** 

Assumption: NO collision

**WORST CASES** 

**BEST CASES** 





## Thanks for your attention

Davide Conficconi < davide.conficconi@polimi.it >

#### **Acknowledgements**

E. Del Sozzo, Marco D. Santambrogio, D. Sciuto Part of this material comes from:

- Paolo Galfano for the static scheduling
- "Computer Organization and Design" and "Computer Architecture A Quantitative Approach" Patterson and Hennessy books
- "Digital Design and Computer Architecture" Harris and Harris
- Elsevier Inc. online materials
- Papers/news cited in this lecture

and are *properties of their respective owners* 

# Exe 3: Simple Pipelining

## Exe 3 Simple Pipelining: the Code

```
I1: addi $s3, $s2, 2
I2: add $s5, $s4, $s3
I3: sw $s5, 4($s3)
I4: sub $s7, $s5, $s6
I5: lw $s6, 4($s7)
```

# Exe 3: Simple Pipelining: the Architecture



# Exe 3.1 Simple Pipelining: Conflicts

|                | Instruction          | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
|----------------|----------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| <b>I1:</b>     | addi \$s3, \$s2, 2   | F | D | Ш | М | W |   |   |   |   |    |    |    |    |    |    |
| <pre>12:</pre> | add \$s5, \$s4, \$s3 |   | F | D | Ш | Σ | W |   |   |   |    |    |    |    |    |    |
| <pre>13:</pre> | sw \$s5, 4(\$s3)     |   |   | L | О | Ш | М | > |   |   |    |    |    |    |    |    |
| <b>I4:</b>     | sub \$s7, \$s5, \$s6 |   |   |   | F | О | Е | Σ | 8 |   |    |    |    |    |    |    |
| <b>I5:</b>     | lw \$s6, 4(\$s7)     |   |   |   |   | F | D | Е | М | W |    |    |    |    |    |    |

Draw the pipeline schema showing all the conflicts/dependencies. Solve the resulting RAW hazards without using rescheduling and path forwarding.

Exe 3.1 Simple Pipelining: solve as is

| Istr | CK1  | CK2  | CK3  | CK4  | CK5  | CK6  | CK7  | CK8  | CK9  | CK10 | CK11 |
|------|------|------|------|------|------|------|------|------|------|------|------|
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |
| Istr | CK12 | CK13 | CK14 | CK15 | CK16 | CK17 | CK18 | CK19 | CK20 | CK21 | CK22 |
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |

```
I1: addi $s3, $s2, 2
```

# Exe 3.2 Simple Pipelining: Rescheduling

Reschedule the instructions to **reduce the stalls**; Draw the pipeline schema showing all the data conflicts/dependencies.

Exe 3.3 Simple Pipelining: FWD Paths

| Istr | CK1  | CK2  | CK3  | CK4  | CK5  | CK6  | CK7  | CK8  | CK9  | CK10 | CK11 |
|------|------|------|------|------|------|------|------|------|------|------|------|
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |
| Istr | CK12 | CK13 | CK14 | CK15 | CK16 | CK17 | CK18 | CK19 | CK20 | CK21 | CK22 |
| I1   |      |      |      |      |      |      |      |      |      |      |      |
| I2   |      |      |      |      |      |      |      |      |      |      |      |
| I3   |      |      |      |      |      |      |      |      |      |      |      |
| I4   |      |      |      |      |      |      |      |      |      |      |      |
| I5   |      |      |      |      |      |      |      |      |      |      |      |

I1: addi \$s3, \$s2, 2

I2: sub \$s4, \$s3, \$s1

I3: add \$s5, \$s4, \$s1

I4: lw \$s6, 4(\$s4)

I5: sub \$s7, \$s4, \$s6