#### Formal Languages and Compilers

# ACSE: Building compilers with Bison and Flex

ACSE is an educational compiler that takes fictional language source code and converts it in a RISC-V assembly code

Daniele Cattaneo

## Warning!

Prerequisites for this topic:

- Knowledge of assembly language
- Knowledge of the RISC-V architecture

Refer to supplemental material on WeBeep to catch up if necessary

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- Grammar of LANCE
- 4 Code Generation in ACSE

## What does a compiler do?

#### The purpose of a compiler is:

it translates a program written in a language L<sub>0</sub> into a semantically equivalent program expressed in language L<sub>1</sub>.

#### A compiler is organized as a pipeline:

 each stage applies a transformation to the input program producing an output program



## **Compiler pipeline**



Each stage has its own purpose:

**front-end** converts from source language into an intermediate form (lexer and parser)

middle-end applies transformations and optimizations on the intermediate form

back-end convert from the intermediate form into target machine language

## Front-end structure

The front-end translates a program from a source language to an intermediate form.



#### Main tasks:

- recognize language constructs
- verify syntactical/semantical correctness

## A real world example: LLVM

one of the most common frameworks to build compilers

#### Many frontends:

- Various languages (C, C++, Objective C, Swift, Rust, Go)
- clang is the frontend for C-like languages
- Each frontend outputs a unified language called LLVM-IR

The intermediate representation is optimized in the middle-end

- Removes redundant or unused computations
- Rearranges loops to speed them up
- Tries to vectorize your code
- And more!

#### At last:

- Each intermediate instruction is mapped to real target CPU using a graph covering algorithm
- "Printers" emit assembly code or directly the binary

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- Grammar of LANCE
- **4** Code Generation in ACSE

## ACSE: Advanced Compiler System for Education

#### ACSE is a simple compiler:

- accepts a C-like source language (called LANCE)
- emits RISC-V (RV32IM) assembly language

It comes with two other helper tools forming an entire toolchain:

```
asrv32im Assembler (from assembly to machine code)
simrv32im RISC-V simulator
```

You can also use RARS instead of these two builtin tools

- RARS = Risc-v Assembler and Runtime Simulator
- Download from: https://github.com/TheThirdOne/rars

## LANCE: LANguage for Compiler Education

#### LANCE is the source language recognized by ACSE:

- very small subset of C
- standard set of arithmetic/logic/comparison operators
- reduced set of control flow statements (while, do-while, if)
- only one scalar type (int)
- only one aggregate type (array of ints)
- no functions

#### Very limited support for I/O operations:

- read(var) reads an int from standard input and stores it into var
- write(expr) writes expr to standard output

#### A LANCE source file is composed by two sections:

- variable declarations
- program body as a list of statements

```
int x, y, z, i;
int arr[10];
read(x):
read(y);
z = 42:
i = 0;
while (i < 10) {
  arr[i] = (y - x) * z;
  i = i + 1;
z = arr[9];
write(z):
```

## **Compilation Process**

How does ACSE compile a LANCE file to assembly?

#### Front-end:

- The source code is tokenized by a flex-generated scanner
- 2 The stream of tokens is parsed by a bison-generated parser
- The code is translated to a temporary intermediate representation by the semantic actions in the parser

#### Back-end:

- The intermediate representation is normalized to account for physical limitations of the RISC-V architecture
- 5 Each instruction is printed out producing the assembly file

Same **overall structure** as **more complex** compilers, other details are simplified.

In fact in the intermediate representation it is assumed that machines have an infinite amount of registers and memory (no phisical limitation), this assumptions must be taken away when converting into machine code to apply to specific architectures

12/57

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- Grammar of LANCE
- 4 Code Generation in ACSE

#### **Root rules**

A LANCE source file is split into two sections:

- 1 Variable declarations; root non-terminal: var declarations
- 2 List of statements; root non-terminal: statements

The basic grammar rules (expressed in BNF):

```
\begin{array}{c} \textit{program} \rightarrow \textit{var\_declarations statements} \\ \textit{var\_declarations} \rightarrow \textit{var\_declarations var\_declaration} \\ \mid \epsilon \\ \textit{var\_declaration} \rightarrow \dots \\ \textit{statements} \rightarrow \textit{statements statement} \\ \mid \textit{statement} \\ \textit{statement} \rightarrow \dots \\ \end{array}
```

#### **Grammar of declarations**

Similar to C, but without inline initialization.

IDENTIFIER is the non-terminal for a generic name (treated purely as a string)
 is a TOKEN

TYPE is also a TOKEN

```
var_declarations → var_declarations var_declaration

| ε

var_declaration → TYPE declarator_list SEMI

declarator_list → declarator_list COMMA declarator

| declarator

declarator → IDENTIFIER

| IDENTIFIER LSQUARE NUMBER RSQUARE
```



#### What is a statement?

A **statement** is a syntactic unit of an imperative programming language that expresses some action to be carried out.

Wikipedia

Statements can be classified as:

**Simple** Indivisible element of computation

Assignments, read, write, ...

**Compound** Statements which contain multiple simple statements

if, while, do-while

## Simple statements

```
statement → assign statement SEMI
                    if statement
                    while statement
                    do while statement SEMI
                    return statement SEMI
                                                A semicolon by itself
                    read statement SEMI
                                                is a valid statement!
                    write statement SEMI
                    SEMI -
                                          equal operator
assign statement → var id ASSIGN exp
                   var id LSQUARE exp RSQUARE ASSIGN exp
return statement → RETURN
  read statement → READ LPAR var id RPAR
 write statement → WRITE LPAR exp RPAR
          var id \rightarrow IDENTIFIER
Notice:
```

- exp is a generic expression (see next slide)
- var id is a generic variable name (symbol)

## **Grammar of expressions**

```
exp → NUMBER
      var id
                                              PLUS
      var id LSQUARE exp RSQUARE
                                             MINUS
      LPAR exp RPAR
                                            MUL OP
      MINUS exp
                                            DIV OP
      exp PLUS exp
                                           MOD OP
      exp MINUS exp
                                            AND OP
      exp MUL OP exp
                                            XOR OP
      exp DIV OP exp
                                             OR OP
      exp MOD OP exp
                                            SHL OP
                                                      <<
      exp AND OP exp
                                            SHR OP
                                                      >>
      exp XOR OP exp
                                                 LT
                                                      <
      exp OR OP exp
                                                 GT
                                                      >
      exp SHL OP exp
                                                FΩ
                                                      ==
      exp SHR OP exp
                                             NOTEQ
                                                      1=
      exp LT exp
                                              LTEQ
                                                      <=
      exp GT exp
                                              GTEQ
                                                      >=
      exp EQ exp
                                            NOT OP
      exp NOTEQ exp
                                            ANDAND
                                                      &&
      exp LTEQ exp
                                              OROR
      exp GTEQ exp
                                              LPAR
      NOT OP exp
                                              RPAR
      exp ANDAND exp
                                          LSQUARE
      exp OROR exp
                                          RSQUARE
```

## **Operator precedences**

Operator precedence and associativity:

```
%left OROR
%left ANDAND
%left OR_OP
%left XOR_OP
%left AND_OP
%left EQ NOTEQ
%left LT GT LTEQ GTEQ
%left SHL_OP SHR_OP
%left PLUS MINUS
%left MUL_OP DIV_OP MOD_OP
%right NOT_OP
```

#### Same as C, weirdnesses included

Operators & and | have LOWER priority than comparisons!

es in: 1 or b > 2

## Bug in the expression grammar

The LANCE grammar supports **unary minus syntax** for negation:

$$exp \rightarrow ...$$
 | MINUS  $exp$ 

But there's a problem:

- MINUS is left associative and has the same priority as PLUS
- This is correct for the normal subtraction operator
- But it is not correct for negation

| Expression  | Normal interpretation | LANCE interpretation |  |  |  |
|-------------|-----------------------|----------------------|--|--|--|
| - 1 * 2 - 3 | ((-1) * 2) - 3        | (- (1 * 2)) - 3      |  |  |  |

At the exam, don't fall into the trap of forgetting how LANCE mis-interprets unary minus!

This bug can actually be fixed, look at the bison bonus slides to learn how.

## Grammar of compound statements

```
code block → LBRACE statements RBRACE
                                       see simple statements slide
         statement → assign statement SEMI
                      if statement
                      while statement
                      do while statement SEMI
                      write statement SEMI
       if statement → IF LPAR exp RPAR code block else part
         else part → ELSE code block
   while statement → WHILE LPAR exp RPAR code block
do while statement → DO code block WHILE LPAR exp RPAR
```

 The <u>code\_block</u> non-terminal is used in all situations where we can have a list of statements enclosed by braces.

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- Grammar of LANCE
- Code Generation in ACSE

Variable declaration and symbol lookup Assignments and Expressions Control Statements: if, while, do-while Other statements: return, read, write

## **Inside ACSE**

The core elements of the ACSE compiler are:

```
scanner flex source in scanner. 1
```

parser bison source in parser.y

codegen instruction generation functions: codegen.h

ACSE use bison to parse. The code (semantic action) is executed only at reduction phase, parsing left to right

#### ACSE is a syntax directed translator:

- Produces the compiled output directly while parsing
- The order of the compiled instructions depends on the syntax!

#### parser.y is the most important file in ACSE:

- Contains the (Bison-syntax) grammar of LANCE (what to be recognized)
- The semantic actions are responsible for the actual translation from LANCE to assembly (semantic actions contains the "translation" to assembly)

#### You can think of what happens during compilation as:

- Each node in the syntax tree is associated to some C code
- The tree gets visited bottom-up, left-to-right, and the code is executed
- When the C code is executed it replaces its node with:
  - Some RISC-V assembly code in a structured form
  - Optionally, a semantic value accessible to its parent
- The assembly code gets written in textual form to the compilation output file

#### The assembly code does not get executed at compile time!

- The C code only decides which instructions go where, it does not perform their effects yet
- The assembly runs only when the compiled program is launched (runtime)

## **ACSE Intermediate Representation**

(intermediate representation)

The IR is the data structure used in a compiler to represent the program.

This is where the RISC-V assembly code is stored

#### In ACSE it is composed of two main parts:

- The instruction list
- The symbol table

The **semantic actions** modify these two data structures to build the **compiled program**. --> as some LANCE instructions are recognized and the relative semantic actions are

--> as some LANCE instructions are recognized and the relative semantic actions are executed, the instruction list and the symbol table are modified to store RISC-V assembly code (instructions and symbols)

## The program instance

#### During parsing, the IR is stored in a global structure called program

- Declaration in parser.y, at the very top
   --> the global structure program, which contains the IR during parsing is declared at
- It also contains other contextual information top of the parser code

```
typedef struct {
   t_listNode *labels;
   t_listNode *instructions; --> instruction list
   t_listNode *symbols; --> symble table
   t_regID firstUnusedReg;
   unsigned int firstUnusedLblID;
   t_label *pendingLabel;
} t_program;
```

Almost every function in ACSE takes program as an argument.

## **ACSE IR instructions**

Possible instructions that can be use?

The allowed instructions are a superset of RISC-V assembly

(which can be "stored" in the IR)

• Real IRs may be completely different than the target's assembly

|              |     |      |      |      |      | Insti   | ructions | regarding | integers | ~         |       |
|--------------|-----|------|------|------|------|---------|----------|-----------|----------|-----------|-------|
| ADD          | SUB | MUL  | DIV  | REM  |      | ADDI    | SUBI     | MULI      | DIVI     | REMI      |       |
| AND          | OR  | XOR  | SLL  | SRL  | SRA  | ANDI    | ORI      | XORI      | SLLI     | SRLI      | SRAI  |
| SEQ          | SNE | SLT  | SGE  | SGT  | SLE  | SEQI    | SNEI     | SLTI      | SGEI     | SGTI      | SLEI  |
|              |     | SLTU | SGEU | SGTU | SLEU | load im | mediate. | SLTIU     | SGEIU    | SGTIU     | SLEIU |
| BEQ          | BNE | BLT  | BGE  | BGT  | BLE  |         |          | Exit0     |          | ReadIr    | nt    |
| J            |     | BLTU | BGEU | BGTU | BLEU |         |          | PrintInt  |          | PrintChar |       |
| hold addiess |     |      |      |      |      |         |          |           |          |           |       |

#### Other additions:

comparison istructions

- infinite registers (we are in middle end)
- no restrictions on immediates
- "syscall" instructions : Operations for I/O or system-level actions like Exit0, PrintInt, ReadInt, etc.

## Register identifiers

A register identifier (t\_regID) represents a given register in the bank of infinite registers

- Infinite registers are a concept common to almost every compiler
- Decouples ABI details from program semantics
- Compiler jargon: temporaries or virtual registers

ACSE denotes temporaries as  $temp\langle n \rangle$  to distinguish them from target machine registers (x0, x1, ... or t0, ra, ...)

The value of the register identifier is the number of the register

- Register temp10 has the register identifier 10
- Register temp $\langle n \rangle$  has the register identifier n

You get a new temporary register by calling:

```
t_regID getNewRegister(t_program *program);
```

Machine register zero is always available trough the constant REG\_0.

- This register is hardwired to always contain a zero
- Useful in various situations

Remember register at index 0 always contains 0

## Adding instructions into a program

ACSE provides a set of **functions** that **add** one instruction **to the end**of the current program (they generate an assembly instruction and append it to the program data structure)

- Compiler jargon: code generation functions (hence the gen prefix)
- Even real compilers work like this! Especially JIT compilers
  - Real-world example: https://asmjit.com

Register ids are integers, so they are passed by value.

Those functions will generate the assembly code which will use the registers ids; again those are only integers.

## Accessing variables and arrays requires generating standard instruction sequences

There are helper functions for that!

all information of variable t reaID denLoadVariable(t\_program \*program, (contained in t\_symbol t symbol \*var); structure): array or not, identifier, label (location in store register to a variable memorv) void genStoreRegisterToVariable(t\_program \*program, t symbol \*var, t regID reg); store constant to a variable

void qenStoreConstantToVariable(t\_program \*program, t symbol \*var. int val): t\_regID genLoadArrayElement(t\_program \*program, t symbol \*array, t regID rIdx); void genStoreRegisterToArrayElement(t\_program \*program, t symbol \*array, t regID rIdx, t regID rVal); void genStoreConstantToArrayElement(t\_program \*program, depends on t\_symbol \*array, t\_reqID rIdx, int val); the content that at runtime is inside that register

typically used to load from the memory

## **Semantic values**

ACSE uses these semantic values to keep track of information across semantic actions:

| Symbol               | Type                 | Purpose                                                                   |
|----------------------|----------------------|---------------------------------------------------------------------------|
| NUMBER<br>IDENTIFIER | int<br>char*         | Numeric value of the token String value of the token                      |
| var_id<br>exp        | t_symbol*<br>t_regID | Object referring to the variable Register containing the expression value |

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- **3** Grammar of LANCE
- 4 Code Generation in ACSE
  Variable declaration and symbol lookup
  Assignments and Expressions
  Control Statements: if, while, do-while
  Other statements: return, read, write

## Variable declaration

#### All the work is done in the *createSymbol()* function

- If the symbol already exists, the compiler exits (from within createSymbol())
- Otherwise, the symbol is added to the table
- createSymbol() takes ownership of the string

createSymbol will create a t\_symbol\* object and populate a structure that contains all the t\_symbol\*

```
x = y + 3, parsed like: (see slide 18)
exp PLUS exp exp
var_id num (contains 3)
now we want to parse var id

Symbol lookup
```

```
var_id
: IDENTIFIER
{
    t_symbol *var = getSymbol(program, $1);
    if (var == NULL) {
        yyerror("variable not declared");
        YYERROR; --> abort the compilation
    }
    $$ = var; --> assigning var_id to the var we read
    free($1); --> because IDENTIFIER is generated by flex and the rule that generate the string uses strdup(), which duplicate a string (allocating space for in another memory address with a malloc), so it needs to be freed.
:
```

The semantic value of var id is set to the correct symbol table item

- If the symbol does not exist, compilation stops
- The string allocated in the lexer is freed in the semantic action

## **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- **3** Grammar of LANCE
- 4 Code Generation in ACSE

Variable declaration and symbol lookup

Assignments and Expressions

Control Statements: if, while, do-while Other statements: return, read, write

#### Semantic actions of assignments

```
assign_statement
: var_id ASSIGN exp
{
    store the register inside the variable (help function seen before)
    genStoreRegisterToVariable(program, $1, $3);
}
| var_id LSQUARE exp RSQUARE ASSIGN exp
{
        a[3+y] = 4+x is possible since we have exp inside the brackets
        genStoreRegisterToArrayElement(program, $1, $3, $6);
};
```

Again all the work is done in the auxiliary functions

- exp generates the code for computing the expressions
- The actions here just generate the assignment itself (LA+SW)

#### Semantic actions of operators

```
exp
    NUMBER
     $$ = getNewRegister(program);
    genLI(program, $$, $1); --> gen Load immediate.
                                  takes a destination register
    var id
                                  register with the integer.
     $$ = genLoadVariable(program,
                                           is of type be t symbol new register
    exp PLUS exp
     $$ = getNewRegister(program);
    genADD(program, $$, $1, $3);
```

exp: NUMBER generates a load of a constant in a new reaister and an immediate (integer). So it populate the runtime value of that exp: var id generates a load of the variable's value in a

- The addition action just generates the addition between registers
- Other operators are similar

#### Example of how it all works

res = a + b \* c / 15;

The parser builds its syntax tree; sem. values come from the lexer:





Lookup of symbol "res"



Lookup of symbol "a"



-> translated in assembly as: la instruction and lw \$\$ = genLoadVariable(program, \$1); instruction (see next slide). However for now we can see those functions as black box

// At this point, \$\$ == 2

2 --> second time generating a register. This means that with genLoadVariable we put the read value ("a") into a new register, which is 12 since is the second register we generated till now. Now we assign

to \$\$ the register t2. In this terms we can state that \$\$=2, meaning



### Code executed in the compiler Lookup of symbol "b"



### Code executed in the compiler \$\$ = genLoadVariable(program, \$1); // At this point, \$\$ == 4



### Code executed in the compiler Lookup of symbol "c"



```
Code executed in the compiler

$$ = genLoadVariable(program, $1);
// At this point, $$ == 6
```



### Code executed in the compiler \$\$ = getNewRegister(program); // 7 genMUL(program, \$\$, \$1, \$3);



### \$\$ = getNewRegister(program); // 8 genLI(program, \$\$, \$1);



```
Code executed in the compiler

$$ = getNewRegister(program); // 9
genDIV(program, $$, $1, $3);
```



```
Code executed in the compiler

$$ = getNewRegister(program); // 10
genADD(program, $$, $1, $3);
```

```
statement
                             SEMI
         assign_statement
             ASSIGN
var id
                              exp
                            $3==10
$1==res
                    la temp1,1_a
                    lw temp2,0(temp1)
                    la temp3,1_b
                    lw temp4,0(temp3)
                    la temp5,l_c
                    lw temp6,0(temp5)
                   mul temp7, temp4, temp6
                   li temp8,15
                   div temp9, temp7, temp8
                   add temp10, temp2, temp9
```

```
Code executed in the compiler
```

genStoreRegisterToVariable(program, \$1, \$3);

```
statement
                    SEMI
assign_statement
```

```
la temp1,l_a
lw temp2,0(temp1)
la temp3,1_b
lw temp4.0(temp3)
la temp5,l_c
lw temp6,0(temp5)
mul temp7,temp4,temp6
li temp8,15
div temp9,temp7,temp8
add temp10,temp2,temp9
la temp11,l_res
sw temp12,0(temp11)
```

Just an offset

#### Code executed in the compiler

(...semantic actions of the parent of assign statement...)

#### **Logical operators**

```
normalization
   exp
       exp ANDAND exp
       t regID rNormOp1 = getNewRegister(program);
 SNE-> genSNE(program, rNormOp1, $1, REG_0);
       t_regID rNormOp2 = getNewRegister(program);
       genSNE(program, rNormOp2, $3, REG_0);
 SNF->
       $$ = getNewRegister(program);
bitwise --> genAND(program, $$, rNormOp1, rNormOp2);
operation
       exp OROR exp
       t regID rNormOp1 = getNewRegister(program);
       genSNE(program, rNormOp1, $1, REG 0);
       t_regID rNormOp2 = getNewRegister(program);
       genSNE(program, rNormOp2, $3, REG_0);
       $$ = getNewRegister(program);
       genOR(program. $$. rNormOp1. rNormOp2);
```

### For logical operators the operands must be normalized

- Operand = 0
   → remains 0
- Operand ≠ 0
   → becomes 1

This is done by generating one SNE equal instruction per operand

Then we can generate the same instruction as bitwise operators

#### **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- **3** Grammar of LANCE
- 4 Code Generation in ACSE

Variable declaration and symbol lookup Assignments and Expressions

Control Statements: if, while, do-while Other statements: return, read, write

#### **Branches**

In general there are two kinds of branches:

Forward The label is after the branch

Backward The label is before the branch

# Forward branch J label // ... label: // ... // ...

```
Backward branch

// ...
label: // ...
// ...
J label
```

#### **Creating labels**

#### Problem: ACSE is a syntactic directed translator

- Normally, labels that appear after a branch must be also generated after the branch
- We need a way to allocate a label without generating it in other words, without inserting it into the instruction list

This is why ACSE provides **2** primary functions for creating labels:

- createLabel()
- assignLabel()

#### createLabel() creates a label structure without inserting it into the instruction list.

```
t_label *createLabel(t_program *program);
```

#### assignLabel() inserts the label in the instruction list.

```
void assignLabel(t_program *program, t_label *label);
```

Think of this function as if it **prints the label to the output** (like *genXXX*() functions print *instructions* to the output)

#### While statements

#### Grammar:

```
while_statement
   : WHILE LPAR exp RPAR code_block
:
```

- The expression inside the parenthesis is called the loop condition
- · First, the condition is computed
- → If it is true, the **body of the statement** is executed and we go back to the condition
- → Otherwise we continue with the rest of the program

- We need three semantic actions
- Trick: the label objects are stored in the semantic value of WHILE

## parser.h typedef struct { t\_label \*lLoop; t\_label \*lExit; } t\_whileStmt;

```
%union {
    t_whileStmt whileStmt;
}
%token <whileStmt> WHILE
```

```
parser.y
while statement
  · WHILF $1
 $2 $1.1Loop = createLabel(program);
    assignLabel(program, $1.1Loop);
  LPAR exp RPAR
   $1.lExit = createLabel(program);not yet assigned
    genBEO(program. $4. REG 0. $1.1Exit):
  code block $6
    genJ(program, $1.1Loop);
    assignLabel(program, $1.1Exit);
```

#### Semantic actions:

- Adds a label before the expression computation code for later
- @ Generates jump to after the statement if the condition is false
- 3 Jumps back to the condition code Adds the label to after the statement



#### while $(v) \{ v=v-1; \}$



#### Code executed in the compiler

```
$1.lLoop = createLabel(program);
assignLabel(program, $1.lLoop);
```

#### while (v) { v=v-1; }



#### Code executed in the compiler

\$\$ = genLoadVariable(program, \$1);

#### while (v) { v=v-1; }



#### Code executed in the compiler

```
$1.1Exit = createLabel(program);
genBEQ(program, $4, REG_0, $1.1Exit);
```

#### while (v) { v=v-1; }



#### Code executed in the compiler

Multiple rules related to the assignment v=v-1;

```
while (v) { v=v-1: }
                                  while_statement
                        LPAR
                                          RPAR
                                                        $@2
   WHILE
                  $@1
                                                                       code block
                                  exp
$1.1Loop==1_0
                                 $4==2
                 1_0:
                                                  beg t2,zero,1_1
                                                                      la t3.1 v
                               la t1, l_v
$1.1Exit==1 1
                                                                      lw t4(t3)
                               lw t2(t1)
                                                                      1i t.5
                                                                      sub t6,t4,t5
```

```
genJ(program, $1.1Loop);
assignLabel(program, $1.1Exit);
```

We are spelling the register names as  $t\langle n\rangle$  instead of  $temp\langle n\rangle$  for brevity

la t7,t\_v sw t6(t7)

#### while $(v) \{ v=v-1; \}$

```
while_statement

1_0:
    la t1, l_v
    lw t2(t1)
    beq t2, zero, l_1
    la t3, l_v
    lw t4(t3)
    li t5
    sub t6, t4, t5
    la t7, t_v
    sw t6(t7)
    j 1_0

1_1:
```

#### Code executed in the compiler

(...semantic actions of the parent of while\_statement...)

#### **Do-While statements**

```
do_while_statement
   : D0
   {
     $1 = createLabel(program);
     assignLabel(program, $1);
   }
   code_block WHILE LPAR exp RPAR
   {
      genBNE(program, $6, REG_0, $1);
   }
;
```

The expression is computed after the block

- Much simpler block structure and semantic actions
- The semantic value of DO is a label object pointer

#### If statements

#### Grammar:

```
if_statement
  : IF LPAR exp RPAR code_block else_part
;
else_part
  : ELSE code_block
  |
:
```

- The expression inside the parenthesis is called the condition
- The first code block (then part) is executed only if the condition is not equal to zero
- else\_part is effectively an optional code block that gets executed in alternative to the first

#### Semantic actions:

- Generates jump to the else part if the condition is false
- @ Generates jump over the else part if the condition is true
- 3 Assigns the label after the statement



- The label must be shared between the first and second action
- else part doesn't need any semantic actions

#### parser.h

```
typedef struct {
  t_label *lElse;
  t_label *lExit;
} t_ifStmt;
```

#### parser.y

```
%union {
    t_ifStmt ifStmt;
}
%token <ifStmt> IF
```

#### parser.y

```
if statement
  : IF LPAR exp RPAR
   $1.lElse = createLabel(program);
   genBEQ(program, $3, REG_0, $1.1Else);
 code_block
    $1.1Exit = createLabel(program);
   genJ(program, $1.1Exit);
    assignLabel(program, $1.1Else);
 else part
    assignLabel(program, $1.1Exit);
```

#### **Contents**

- 1 A peek to real-world compilers
- 2 Introduction to ACSE
- Grammar of LANCE
- 4 Code Generation in ACSE

Variable declaration and symbol lookup Assignments and Expressions Control Statements: if, while, do-while

Other statements: return, read, write

#### Return

```
return_statement
    : RETURN
    {
       genExitOSyscall(program);
    }
:
```

A return statement simply exits from the program, and hence translates to a call to the Exit0 syscall.

#### Read

```
read_statement
  : READ LPAR var_id RPAR
  {
    t_regID rTmp = getNewRegister(program);
    genReadIntSyscall(program, rTmp);
    genStoreRegisterToVariable(program, $3, rTmp);
  }
:
```

A read statement translates to a ReadInt syscall. The value it returns is then stored in the appropriate variable.

#### Write

```
write_statement
: WRITE LPAR exp RPAR
{
    genPrintIntSyscall(program, $3);
    t_regID rTmp = getNewRegister(program);
    genLI(program, rTmp, '\n');
    genPrintCharSyscall(program, rTmp);
}
;
```

A write statement translates to a PrintInt syscall.

- In the RARS syscalls, PrintInt does not add a final newline
- ightarrow We need to also generate a call to PrintChar do make it happen