# **DSP** in VLSI Design

Homework (VI)

# Folding Reference Answer

Deadline: April 13

# 1. Consider the 6-tap FIR filter

$$y(n) = \sum_{i=0}^{5} h_i x(n-i)$$

implemented using data-broadcast form shown in the following figure. This filter  $S0=\{MA5, MA4\}$ ,  $S1=\{MA3, MA2\}$ ,  $S2=\{MA1, MA0\}$ .

- (a) Design the folded architecture.
- (b) Construct a schedule corresponding to the folded architecture and verify that the folded architecture generated the desired filter output samples.



Fig. 1

(a)

Folding Set:  $S0=\{MA5, MA4\}$ ,  $S1=\{MA3, MA2\}$ ,  $S2=\{MA1, MA0\}$  Folding Equations:

| _ | $D_F(U{\rightarrow}V)$                                                                                                    | N*We-Pu+v-u                                                             |
|---|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|   | $D_F(5\rightarrow 4)$<br>$D_F(4\rightarrow 3)$<br>$D_F(3\rightarrow 2)$<br>$D_F(2\rightarrow 1)$<br>$D_F(1\rightarrow 0)$ | 2*1-1+1-0=2<br>2*1-1+0-1=0<br>2*1-1+1-0=2<br>2*1-1+0-1=0<br>2*1-1+1-0=2 |

#### Folded architecture:



(OR)

Folding Set:  $S0=\{MA5, MA4\}$ ,  $S1=\{MA3, MA2\}$ ,  $S2=\{MA1, MA0\}$  Folding Equations:

| $D_F(U{\rightarrow}V)$                                                                                 | N*We-Pu+v-u                                                             |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| $\begin{array}{c} D_F(5\to 4) \\ D_F(4\to 3) \\ D_F(3\to 2) \\ D_F(2\to 1) \\ D_F(1\to 0) \end{array}$ | 2*1-1+1-0=2<br>2*1-1+0-1=0<br>2*1-1+1-0=2<br>2*1-1+0-1=0<br>2*1-1+1-0=2 |

### Lifetime Table:

| MA                         | u+Pu                  | $u+Pu+Max(D_F(U\rightarrow V))$      |
|----------------------------|-----------------------|--------------------------------------|
| 5<br>4<br>3<br>2<br>1<br>0 | 1<br>1<br>2<br>1<br>2 | 3<br>2<br>3<br>2<br>3<br>2<br>3<br>2 |

### Lifetime Chart:



# Forward-backward Register Allocation:



### Folded architecture:



# (b) Schedule

| time | x(n) | 1                | 2                           | 3               | 4                     | 5                        | 6                     | 7                           | 8                              | 9                           | OUT                            |
|------|------|------------------|-----------------------------|-----------------|-----------------------|--------------------------|-----------------------|-----------------------------|--------------------------------|-----------------------------|--------------------------------|
| 0    | x(0) | 0                |                             |                 |                       |                          |                       |                             |                                |                             |                                |
| 1    | x(0) |                  | S <sub>50</sub>             |                 |                       |                          |                       |                             |                                |                             |                                |
| 2    | x(1) | 0                | S <sub>40</sub>             | S <sub>50</sub> |                       |                          |                       |                             |                                |                             |                                |
| 3    | x(1) | $h_5x(0)=S_{50}$ | S <sub>51</sub>             | S <sub>50</sub> |                       |                          |                       |                             |                                |                             |                                |
| 4    | x(2) | 0                | $h_4x(1)+h_5x(0)=S_{50-41}$ | S <sub>51</sub> | S <sub>50-41</sub>    |                          |                       |                             |                                |                             |                                |
| 5    | x(2) | $h_5x(1)=S_{51}$ | S <sub>52</sub>             | S <sub>51</sub> |                       | S <sub>50-41-32</sub>    |                       |                             |                                |                             |                                |
| 6    | x(3) | 0                | S <sub>51-42</sub>          | S <sub>52</sub> | S <sub>51-42</sub>    |                          | S <sub>50-41-32</sub> |                             |                                |                             |                                |
| 7    | x(3) | $h_5x(2)=S_{52}$ | S <sub>53</sub>             | S <sub>52</sub> | S <sub>50-41-32</sub> | S <sub>51-42-33</sub>    | S <sub>50-41-32</sub> |                             |                                |                             |                                |
| 8    | x(4) | 0                | S <sub>52-43</sub>          |                 |                       | S <sub>50-41-32-23</sub> |                       | S <sub>50-41-32-23</sub>    |                                |                             |                                |
| 9    | x(4) |                  |                             |                 |                       |                          |                       |                             | S <sub>50-41-32-23-14</sub>    |                             |                                |
| 10   | x(5) |                  |                             |                 |                       |                          |                       | S <sub>51-42-33-24</sub>    |                                | S <sub>50-41-32-23-14</sub> |                                |
| 11   | x(5) |                  |                             |                 |                       |                          |                       | S <sub>50-41-32-23-14</sub> | S <sub>51-42-33-24-15</sub>    | S <sub>50-41-32-23-14</sub> |                                |
| 12   | x(6) |                  |                             |                 |                       |                          |                       |                             | S <sub>50-41-32-23-14-05</sub> | S <sub>51-42-33-24-15</sub> |                                |
| 13   | x(6) |                  |                             |                 |                       |                          | ,                     |                             |                                |                             | S <sub>50-41-32-23-14-05</sub> |
| 14   | x(7) |                  |                             |                 |                       |                          |                       |                             |                                |                             |                                |
| 15   | x(7) |                  |                             |                 |                       |                          |                       |                             |                                |                             | S <sub>51-42-33-24-15-06</sub> |

The output of the folded architecture is the same as the output of original FIR filter but slow by 2.

- 2. Consider the 4-bit carry propagation adder (CPA) shown in the following figure. Now, we want to derive its bit-serial architecture by using folding technique.
  - (a) Derive the folding set.
  - (b) Design the folded architecture.
  - (c) Construct the schedule to show the architecture can do the same operation as CPA.
  - (d) Similarly, use the same method to derive 2-digit-serial architecture with the folding set, folded architecture, and schedule.



(a) Folding Set: {FA0, FA1, FA2, FA3}

| $D_F(U\rightarrow V)$                                                                            | N*We-Pu+v-u                               |
|--------------------------------------------------------------------------------------------------|-------------------------------------------|
| $\begin{array}{c} D_F(0\rightarrow 1) \\ D_F(1\rightarrow 2) \\ D_F(2\rightarrow 3) \end{array}$ | 4*0-1+1-0=0<br>4*0-1+2-1=0<br>4*0-1+3-2=0 |

### (b) Folded Architecture:



### (c) Schedule:

| time | 1  | 2  | 3  | 4  | 5  | 6  |
|------|----|----|----|----|----|----|
| 0    | A0 | B0 |    |    | 0  |    |
| 1    | Α1 | В1 | S0 | C0 | C0 |    |
| 2    | A2 | B2 | S1 | C1 | C1 |    |
| 3    | А3 | В3 | S2 | C2 | C2 |    |
| 4    |    |    | S3 | C3 | 0  | C3 |

# (d) Folding Set: {FA0-FA1, FA2-FA3}

| $D_F(U\rightarrow V)$  | N*We-Pu+v-u |
|------------------------|-------------|
| D <sub>F</sub> (01→23) | 2*0-1+1-0=0 |

# Folded Architecture:



# Schedule:

| time | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  |
|------|----|----|----|----|----|----|----|----|----|
| 0    | A0 | В0 | A1 | B1 | 0  |    |    | 0  |    |
| 1    | A2 | B2 | Α3 | B3 | S0 | S1 | C1 | C1 |    |
| 2    | Α2 | B2 | S1 | C1 | S2 | S3 | C3 | 0  | C3 |

# (OR) Folding Set: {FA0, FA2}, {FA1, FA3}

| $D_F(U\rightarrow V)$                                                                               | N*We-Pu+v-u                               |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------|
| $\begin{array}{c} D_F(0{\rightarrow}1) \\ D_F(1{\rightarrow}2) \\ D_F(2{\rightarrow}3) \end{array}$ | 2*0-0+0-0=0<br>2*0-1+1-0=0<br>2*0-0+1-1=0 |

