# **Detailed Explanation – EDT Flow (Level2)**

This document explains the step-by-step flow followed in Level2 (EDT insertion).

## 1. Dofile Script (atpg dofile.png)

- Context set: `set\_context dft -edt`
- Loaded scan-inserted netlist + standard cell library
- Ran ATPG/EDT configuration commands
- Purpose: prepare Tessent for EDT compression

### 2. Log File (edt log.png)

- 40 scan cells traced into scan chains
- EDT wrapper added (decompressor + compactor)
- Warnings observed:
  - X-state propagation handling (E5-1)
  - Scan init patterns increased by 25%
- Outputs: EDT netlist, reports, wrapper

# 3. Synthesis Log (syn\_log.png)

- Reports generated: `report\_area`, `report\_timing`, `report\_constraint`
- Area overhead: ~1361 units
- Timing: No violations (slack = 0)

## 4. EDT Top Netlist (case1\_edt\_top\_gate.png)

- Gate-level Verilog netlist after EDT
- Scan flops with SI (scan in), SO (scan out), SE (scan enable)
- Example:

```verilog

SDFFX4 DmaSel (.Q(DMSel\_r), .D(n290), .SI(net253576), .SE(scan\_en), .CK(FastClk), .SN(Reset));

# 5. Tessent Core Description (case1\_DmaWr\_edt\_tcd.png) Defines EDT decompressor + compactor Interfaces:

- edt channels in / edt channels out
- edt\_scan\_in / edt\_scan\_out
- Used later in ATPG flow

#### 6. Terminal Log (terminal log.png)

- Execution trace across directories: atpg/, edt/, edt\_pipeline/
- Shows dofile runs and generation of outputs
- Confirms EDT insertion completed successfully

### **Summary**

- Scan chains compressed using EDT wrapper
- All reports, logs, netlists generated cleanly
- Design now ready for ATPG pattern generation (next step)