

## PCI-SIG ENGINEERING CHANGE NOTIFICATION

| TITLE:             | Class Code & Capability ID Extraction     |
|--------------------|-------------------------------------------|
| DATE:              | April 28, 2010                            |
| AFFECTED DOCUMENT: | PCI Local Bus Specification, Revision 3.0 |
| SPONSOR:           | Joe Cowan; Hewlett-Packard Company        |

#### Part I

#### 1. Summary of the Functional Changes

This ECN extracts the Class Code definitions from Appendix D and the Capability ID definitions from Appendix H, for consolidation into a new standalone document that's easier to maintain. The new document will also consolidate Extended Capability definitions from the PCIe Base spec and various other PCIe specs.

This new document is called the *PCI Code and ID Assignment Specification*, and it is separate from this ECN.

#### 2. Benefits as a Result of the Changes

The new *PCI Code and ID Assignment Specification* will be more easily updated as new Class Codes, Capability IDs, and Extended Capability IDs are assigned over time. There is less chance of lost or duplicate assignments.

#### 3. Assessment of the Impact

New specifications, ECNs, or Class Code requests that result in new Class Code or Capablity ID assignments should trigger updates to the new *PCI Code and ID Assignment Specification*.

4. Analysis of the Hardware Implications

None.

5. Analysis of the Software Implications

None.

6. Analysis of the C&I Test Implications

None.

#### Part II

#### **Detailed Description of the changes**

Change Section 6.2.1 as follows:

### 6.2.1. Device Identification

. . .

Class Code

The Class Code register is read-only and is used to identify the generic function of the device and, in some cases, a specific register-level programming interface. The register is broken into three byte-size fields. The upper byte (at offset 0Bh) is a base class code which broadly classifies the type of function the device performs. The middle byte (at offset 0Ah) is a sub-class code which identifies more specifically the function of the device. The lower byte (at offset 09h) identifies a specific register-level programming interface (if any) so that device independent software can interact with the device. Encodings for base class, sub-class, and programming interface are provided in Appendix D the PCI Code and ID Assignment Specification. All unspecified encodings are reserved.

Change Section 6.7 as follows:

# 6.7. Capabilities List

. . .

Each defined capability must have a SIG assigned ID code. These codes are assigned and handled much like the Class Codes. Refer to Appendix H-the PCI Code and ID Assignment Specification for a list of currently defined Capabilities. Each Capability must define the detailed register map for that capability. These registers must immediately follow the pointer to the next capability.

# D. Class Codes

The Class Code encodings defined in earlier versions of this specification have been moved to the *PCI Code and ID Assignment Specification*, the latest version of which can be found on the *PCI-SIG* website. Companies wishing to define a new encoding should contact the *PCI-SIG*. All unspecified values are reserved for *PCI-SIG* assignment.

This appendix describes the current Class Code encodings. This list may be enhanced at any time. The PCI-SIG web pages contain the latest version. Companies wishing to define a new encoding should contact the PCI-SIG. All unspecified values are reserved for PCI-SIG assignment.

| Base Class           | Meaning                                                       |
|----------------------|---------------------------------------------------------------|
| <del>00h</del>       | Device was built before Class Code definitions were finalized |
| 01h                  | Mass storage controller                                       |
| <del>02h</del>       | Network controller                                            |
| <del>03h</del>       | Display controller                                            |
| <del>04h</del>       | Multimedia device                                             |
| <del>05h</del>       | Memory controller                                             |
| <del>06h</del>       | Bridge device                                                 |
| <del>07h</del>       | Simple communication controllers                              |
| <del>08h</del>       | Base system peripherals                                       |
| <del>09h</del>       | Input devices                                                 |
| <del>0Ah</del>       | Docking stations                                              |
| <del>0Bh</del>       | Processors                                                    |
| <del>0Ch</del>       | Serial bus controllers                                        |
| <del>0Dh</del>       | Wireless controller                                           |
| <del>0Eh</del>       | Intelligent I/O controllers                                   |
| <del>0Fh</del>       | Satellite communication controllers                           |
| <del>10h</del>       | Encryption/Decryption controllers                             |
| 11h                  | Data acquisition and signal processing controllers            |
| <del>12h - FEh</del> | Reserved                                                      |
| FFh                  | Device does not fit in any defined classes                    |

#### D.1. Base Class 00h

This base class is defined to provide backward compatibility for devices that were built before the Class Code field was defined. No new devices should use this value and existing devices should switch to a more appropriate value if possible.

For class codes with this base class value, there are two defined values for the remaining fields as shown in the table below. All other values are reserved.

| Base Class     | Sub-Class      | Interface      | Meaning                           |
|----------------|----------------|----------------|-----------------------------------|
|                | <del>00h</del> | <del>00h</del> | All currently implemented devices |
| <del>00h</del> |                |                | except VGA-compatible devices     |
|                | <del>01h</del> | <del>00h</del> | VGA-compatible device             |

#### D.2. Base Class 01h

This base class is defined for all types of mass storage controllers. Several sub-class values are defined. The IDE controller class is the only one that has a specific register-level programming interface defined.

| Base Class     | Sub-Class      | Interface      | Meaning                               |
|----------------|----------------|----------------|---------------------------------------|
|                | <del>00h</del> | <del>00h</del> | SCSI bus controller                   |
|                | <del>01h</del> | xxh            | IDE controller (see Note 1)           |
|                | <del>02h</del> | <del>00h</del> | Floppy disk controller                |
|                | <del>03h</del> | <del>00h</del> | IPI bus controller                    |
|                | <del>04h</del> | <del>00h</del> | RAID controller                       |
|                |                | <del>20h</del> | ATA controller with ADMA interface-   |
|                | <del>05h</del> |                | single stepping (see Note 2)          |
| <del>01h</del> |                | <del>30h</del> | ATA controller with ADMA interface-   |
|                |                |                | continuous operation (see Note 2)     |
|                |                | <del>00h</del> | Serial ATA controller-vendor specific |
|                | <del>06h</del> |                | interface                             |
|                |                | <del>01h</del> | Serial ATA controller AHCI 1.0        |
|                |                |                | interface                             |
|                | <del>07h</del> | <del>00h</del> | Serial Attached SCSI (SAS) controller |
|                | <del>80h</del> | <del>00h</del> | Other mass storage controller         |

#### Notes

Register interface conforms to the PCI Compatibility and PCI-Native Mode Bus interface defined in ANSI INCITS.370:2003: ATA Host Adapters Standard (see http://www.incits.org and http://www.t13.org).

Register interface conforms to the ADMA interface defined in ANSI INCITS.370:2003: ATA Host Adapters Standard (see http://www.incits.org and http://www.t13.org).

### D.3. Base Class 02h

This base class is defined for all types of network controllers. Several sub-class values are defined. There are no register-level programming interfaces defined.

| Base Class     | Sub-Class      | Interface         | <b>Meaning</b>             |
|----------------|----------------|-------------------|----------------------------|
|                | <del>00h</del> | <del>00h</del>    | Ethernet controller        |
|                | <del>01h</del> | <del>00h</del>    | Token Ring controller      |
|                | <del>02h</del> | <del>00h</del>    | FDDI controller            |
|                | <del>03h</del> | <del>00h</del>    | ATM controller             |
| <del>02h</del> | <del>04h</del> | <del>00h</del>    | ISDN controller            |
|                | <del>05h</del> | <del>00h</del>    | WorldFip controller        |
|                | <del>06h</del> | xxh (see          | PICMG 2.14 Multi Computing |
|                |                | <del>below)</del> |                            |
|                | <del>80h</del> | <del>00h</del>    | Other network controller   |

For information on the use of this field see the PICMG 2.14 Multi Computing Specification (http://www.picmg.com).

## D.4. Base Class 03h

This base class is defined for all types of display controllers. For VGA devices (Sub-Class 00h), the programming interface byte is divided into a bit field that identifies additional video controller compatibilities. A device can support multiple interfaces by using the bit map to indicate which interfaces are supported. For the XGA devices (Sub-Class 01h), only the standard XGA interface is defined. Sub-Class 02h is for controllers that have hardware support for 3D operations and are not VGA compatible.

| Base Class     | Sub-Class      | Interface      | <b>Meaning</b>                                                                                                                                         |
|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| <del>03h</del> | <del>00h</del> | 0000 0000b     | VGA-compatible controller. Memory addresses 0A 0000h through 0B FFFFh. I/O addresses 3B0h to 3BBh and 3C0h to 3DFh and all aliases of these addresses. |
|                |                | 0000 0001b     | 8514-compatible controller 2E8h and its aliases, 2EAh-2EFh                                                                                             |
|                | <del>01h</del> | <del>00h</del> | XGA controller                                                                                                                                         |
|                | <del>02h</del> | <del>00h</del> | 3D controller                                                                                                                                          |
|                | 80h            | <del>00h</del> | Other display controller                                                                                                                               |

# D.5. Base Class 04h

This base class is defined for all types of multimedia devices. Several sub-class values are defined. There are no register-level programming interfaces defined.

| Base Class | Sub-Class      | Interface      | <b>Meaning</b>            |
|------------|----------------|----------------|---------------------------|
| 04h        | <del>00h</del> | <del>00h</del> | <del>Video device</del>   |
|            | <del>01h</del> | <del>00h</del> | Audio device              |
|            | <del>02h</del> | <del>00h</del> | Computer telephony device |
|            | 80h            | <del>00h</del> | Other multimedia device   |

# D.6. Base Class 05h

This base class is defined for all types of memory controllers. Several sub-class values are defined. There are no register-level programming interfaces defined.

| Base Class     | Sub-Class      | Interface      | Meaning                 |
|----------------|----------------|----------------|-------------------------|
|                | <del>00h</del> | <del>00h</del> | RAM                     |
| <del>05h</del> | <del>01h</del> | <del>00h</del> | Flash                   |
|                | <del>80h</del> | <del>00h</del> | Other memory controller |

## D.7. Base Class 06h

This base class is defined for all types of bridge devices. A PCI bridge is any PCI device that maps PCI resources (memory or I/O) from one side of the device to the other. Several subclass values are defined.

| Base Class     | Sub-Class      | Interface      | Meaning                                |
|----------------|----------------|----------------|----------------------------------------|
|                | <del>00h</del> | <del>00h</del> | Host bridge                            |
|                | <del>01h</del> | <del>00h</del> | ISA bridge                             |
|                | <del>02h</del> | <del>00h</del> | EISA bridge                            |
|                | <del>03h</del> | <del>00h</del> | MCA bridge                             |
|                |                | <del>00h</del> | PCI-to-PCI bridge                      |
|                |                | <del>01h</del> | Subtractive Decode PCI-to-PCI          |
|                |                |                | bridge. This interface code identifies |
|                | <del>04h</del> |                | the PCI-to-PCI bridge as a device that |
|                |                |                | supports subtractive decoding in       |
|                |                |                | addition to all the currently defined  |
|                |                |                | functions of a PCI-to-PCI bridge.      |
| <del>06h</del> | <del>05h</del> | <del>00h</del> | PCMCIA bridge                          |
|                | <del>06h</del> | <del>00h</del> | NuBus bridge                           |
|                | <del>07h</del> | <del>00h</del> | CardBus bridge                         |
|                | <del>08h</del> | xxh            | RACEway bridge (see below)             |
|                |                | 40h            | Semi-transparent PCI-to-PCI bridge     |
|                |                |                | with the primary PCI bus side facing   |
|                | 001-           |                | the system host processor              |
|                | <del>09h</del> | <del>80h</del> | Semi-transparent PCI-to-PCI bridge     |
|                |                |                | with the secondary PCI bus side        |
|                |                |                | facing the system host processor       |
|                | <del>0Ah</del> | <del>00h</del> | InfiniBand-to-PCI host bridge          |
|                | <del>80h</del> | <del>00h</del> | Other bridge device                    |

RACEway is an ANSI standard (ANSI/VITA 5-1994) switching fabric. For the Programming Interface bits, [7:1] are reserved, read-only, and return zeros. Bit 0 defines the operation mode and is read-only:

<del>0 - Transparent mode</del>

1 - End-point mode

### D.8. Base Class 07h

This base class is defined for all types of simple communications controllers. Several subclass values are defined, some of these having specific well-known register-level programming interfaces.

| Base Class     | Sub-Class      | Interface      | Meaning                            |
|----------------|----------------|----------------|------------------------------------|
|                |                | <del>00h</del> | Generic XT-compatible serial       |
|                |                |                | controller                         |
|                |                | <del>01h</del> | 16450-compatible serial controller |
|                |                | <del>02h</del> | 16550-compatible serial controller |
|                | <del>00h</del> | <del>03h</del> | 16650-compatible serial controller |
|                |                | <del>04h</del> | 16750-compatible serial controller |
|                |                | <del>05h</del> | 16850-compatible serial controller |
|                |                | <del>06h</del> | 16950-compatible serial controller |
|                |                | <del>00h</del> | Parallel port                      |
|                |                | <del>01h</del> | Bi-directional parallel port       |
|                | 01h            | <del>02h</del> | ECP 1.X compliant parallel port    |
|                | <del>om</del>  | <del>03h</del> | IEEE1284 controller                |
|                |                | <del>FEh</del> | IEEE1284 target device (not a      |
| <del>07h</del> |                |                | <del>controller)</del>             |
|                | <del>02h</del> | <del>00h</del> | Multiport serial controller        |
|                |                | <del>00h</del> | Generic modem                      |
|                |                | <del>01h</del> | Hayes compatible modem, 16450-     |
|                |                |                | compatible interface (see below)   |
|                |                | <del>02h</del> | Hayes compatible modem, 16550-     |
|                | <del>03h</del> |                | compatible interface (see below)   |
|                |                | <del>03h</del> | Hayes compatible modem, 16650-     |
|                |                |                | compatible interface (see below)   |
|                |                | <del>04h</del> | Hayes compatible modem, 16750-     |
|                |                |                | compatible interface (see below)   |
|                | <del>04h</del> | <del>00h</del> | GPIB (IEEE 488.1/2) controller     |
|                | <del>05h</del> | <del>00h</del> | Smart Card                         |
|                | <del>80h</del> | <del>00h</del> | Other communications device        |

For Hayes compatible modems, the first base address register (at offset 10h) maps the appropriate compatible (i.e., 16450, 16550, etc.) register set for the serial controller at the beginning of the mapped space. Note that these registers can be either memory or I/O mapped depending what kind of BAR is used.

#### D.9. Base Class 08h

This base class is defined for all types of generic system peripherals. Several sub-class values are defined, most of these having a specific well-known register-level programming interface.

| Base Class     | Sub-Class      | Interface      | <del>Meaning</del>                 |
|----------------|----------------|----------------|------------------------------------|
|                |                | <del>00h</del> | Generic 8259 PIC                   |
|                |                | <del>01h</del> | ISA PIC                            |
|                | <del>00h</del> | <del>02h</del> | EISA PIC                           |
|                | <del>oon</del> | <del>10h</del> | I/O APIC interrupt controller (see |
|                |                |                | <del>below)</del>                  |
|                |                | <del>20h</del> | I/O(x) APIC interrupt controller   |
|                | 01h            | <del>00h</del> | Generic 8237 DMA controller        |
|                |                | <del>01h</del> | ISA DMA controller                 |
| <del>08h</del> |                | <del>02h</del> | EISA DMA controller                |
|                | <del>02h</del> | <del>00h</del> | Generic 8254 system timer          |
|                |                | <del>01h</del> | ISA system timer                   |
|                |                | <del>02h</del> | EISA system timers (two timers)    |
|                | <del>03h</del> | <del>00h</del> | Generic RTC controller             |
|                |                | <del>01h</del> | ISA RTC controller                 |
|                | <del>04h</del> | <del>00h</del> | Generic PCI Hot-Plug controller    |
|                | <del>05h</del> | <del>00h</del> | SD Host controller                 |
|                | <del>80h</del> | <del>00h</del> | Other system peripheral            |

For I/O APIC Interrupt Controller, the Base Address Register at offset 10h is used to request a minimum of 32 bytes of non-prefetchable memory. Two registers within that space are located at Base+00h (I/O Select Register) and Base+10h (I/O Window Register). For a full description of the use of these registers, refer to the data sheet for the Intel 8237EB in the 82420/82430 PCIset EISA Bridge Databook #290483-003.

## D.10. Base Class 09h

This base class is defined for all types of input devices. Several sub-class values are defined. A register-level programming interface is defined for gameport controllers.

| Base Class     | Sub-Class      | Interface      | Meaning                         |
|----------------|----------------|----------------|---------------------------------|
|                | <del>00h</del> | <del>00h</del> | Keyboard controller             |
|                | <del>01h</del> | <del>00h</del> | Digitizer (pen)                 |
| <del>09h</del> | <del>02h</del> | <del>00h</del> | Mouse controller                |
|                | <del>03h</del> | <del>00h</del> | Scanner controller              |
|                | <del>04h</del> | <del>00h</del> | Gameport controller (generic)   |
|                |                | <del>10h</del> | Gameport controller (see below) |
|                | <del>80h</del> | <del>00h</del> | Other input controller          |

A gameport controller with a Programming Interface == 10h indicates that any Base Address registers in this function that request/assign I/O address space, the registers in that I/O space conform to the standard 'legacy' game ports. The byte at offset 00h in an I/O region behaves as a legacy gameport interface where reads to the byte return joystick/gamepad information, and writes to the byte start the RC timer. The byte at offset 01h is an alias of the byte at offset 00h. All other bytes in an I/O region are unspecified and can be used in vendor unique ways.

## D.11. Base Class OAh

This base class is defined for all types of docking stations. No specific register-level programming interfaces are defined.

| Base Class     | Sub-Class      | Interface      | Meaning                       |
|----------------|----------------|----------------|-------------------------------|
| <del>0Ah</del> | <del>00h</del> | <del>00h</del> | Generic docking station       |
|                | 80h            | <del>00h</del> | Other type of docking station |

## D.12. Base Class 0Bh

This base class is defined for all types of processors. Several sub-class values are defined corresponding to different processor types or instruction sets. There are no specific register-level programming interfaces defined.

| Base Class     | Sub-Class      | Interface      | Meaning        |
|----------------|----------------|----------------|----------------|
|                | <del>00h</del> | <del>00h</del> | <del>386</del> |
|                | <del>01h</del> | <del>00h</del> | <del>486</del> |
| <del>0Bh</del> | <del>02h</del> | <del>00h</del> | Pentium        |
|                | <del>10h</del> | <del>00h</del> | Alpha          |
|                | <del>20h</del> | <del>00h</del> | PowerPC        |
|                | <del>30h</del> | <del>00h</del> | MIPS           |
|                | 40h            | <del>00h</del> | Co-processor   |

## D.13. Base Class OCh

This base class is defined for all types of serial bus controllers. Several sub-class values are defined. There are specific register-level programming interfaces defined for Universal Serial Bus controllers and IEEE 1394 controllers.

| Base Class     | Sub-Class           | Interface      | Meaning                               |
|----------------|---------------------|----------------|---------------------------------------|
|                | 00                  | <del>00h</del> | IEEE 1394 (FireWire)                  |
|                |                     | <del>10h</del> | IEEE 1394 following the 1394          |
|                |                     |                | OpenHCI specification                 |
|                | <del>01h</del>      | <del>00h</del> | ACCESS.bus                            |
|                | <del>02h</del>      | <del>00h</del> | SSA                                   |
|                |                     | <del>00h</del> | Universal Serial Bus (USB) following  |
|                |                     |                | the Universal Host Controller         |
|                |                     |                | Specification                         |
|                |                     | <del>10h</del> | Universal Serial Bus (USB) following  |
|                |                     |                | the Open Host Controller              |
|                | 03h                 |                | Specification                         |
|                | 0011                | <del>20h</del> | USB2 host controller following the    |
|                |                     |                | Intel Enhanced Host Controller        |
| <del>0Ch</del> |                     |                | Interface                             |
|                |                     | <del>80h</del> | Universal Serial Bus with no specific |
|                |                     |                | programming interface                 |
|                |                     | FEh            | USB device (not host controller)      |
|                | <del>04h</del>      | <del>00h</del> | Fibre Channel                         |
|                | <del>05h</del>      | <del>00h</del> | SMBus (System Management Bus)         |
|                | <del>06h</del>      | <del>00h</del> | InfiniBand                            |
|                | <del>07h (see</del> | <del>00h</del> | IPMI SMIC Interface                   |
|                | Note 1              | <del>01h</del> | IPMI Kybd Controller Style Interface  |
|                | <del>below)</del>   | <del>02h</del> | IPMI Block Transfer Interface         |
|                | <del>08h (see</del> | <del>00h</del> | SERCOS Interface Standard             |
|                | Note 2              |                | (IEC 61491)                           |
|                | <del>below</del>    |                |                                       |
|                | <del>09h</del>      | <del>00h</del> | CANbus                                |

#### Notes:

The register interface definitions for the Intelligent Platform Management Interface (Sub-Class 07h) are in the IPMI specification.

There is no register level definition for the SERCOS Interface standard. For more

information see IEC 61491.

### D.14. Base Class 0Dh

This base class is defined for all types of wireless controllers. Several sub-class values are defined. There are no specific register-level programming interfaces defined.

| Base Class     | Sub-Class      | Interface      | <b>Meaning</b>                    |
|----------------|----------------|----------------|-----------------------------------|
|                | <del>00</del>  | <del>00h</del> | iRDA compatible controller        |
|                | <del>01h</del> | <del>00h</del> | Consumer IR controller            |
| <del>0Dh</del> | <del>10h</del> | <del>00h</del> | RF controller                     |
|                | <del>11h</del> | <del>00h</del> | Bluetooth                         |
|                | <del>12h</del> | <del>00h</del> | Broadband                         |
|                | <del>20h</del> | <del>00h</del> | Ethernet (802.11a – 5 GHz)        |
|                | 21h            | <del>00h</del> | Ethernet (802.11b - 2.4 GHz)      |
|                | <del>80h</del> | <del>00h</del> | Other type of wireless controller |

#### D.15. Base Class 0Eh

This base class is defined for intelligent I/O controllers. The primary characteristic of this base class is that the I/O function provided follows some sort of generic definition for an I/O controller.

| Base Class     | Sub-Class     | Interface      | <b>Meaning</b>                     |
|----------------|---------------|----------------|------------------------------------|
| <del>0Eh</del> | <del>00</del> | <del>xxh</del> | Intelligent I/O (I2O) Architecture |
|                |               |                | Specification 1.0                  |
|                |               | <del>00h</del> | Message FIFO at offset 040h        |

The specification for Intelligent I/O Architecture I/O can be downloaded from: ftp.intel.com/pub/IAL/i2o/.

## D.16. Base Class OFh

This base class is defined for satellite communication controllers. Controllers of this type are used to communicate with satellites.

| Base Class     | Sub-Class      | Interface      | Meaning         |
|----------------|----------------|----------------|-----------------|
| <del>0Fh</del> | <del>01h</del> | <del>00h</del> | <del>TV</del>   |
|                | <del>02h</del> | <del>00h</del> | Audio           |
|                | <del>03h</del> | <del>00h</del> | Voice           |
|                | <del>04h</del> | <del>00h</del> | <del>Data</del> |

## D.17. Base Class 10h

This base class is defined for all types of encryption and decryption controllers. Several subclass values are defined. There are no register-level interfaces defined.

| Base Class     | Sub-Class      | Interface      | Meaning                             |
|----------------|----------------|----------------|-------------------------------------|
| <del>10h</del> | <del>00h</del> | <del>00h</del> | Network and computing en/decryption |
|                | <del>10h</del> | <del>00h</del> | Entertainment en/decryption         |
|                | <del>80h</del> | <del>00h</del> | Other en/decryption                 |

# D.18. Base Class 11h

This base class is defined for all types of data acquisition and signal processing controllers. Several sub-class values are defined. There are no register-level interfaces defined.

| Base Class     | Sub-Class      | Interface      | Meaning                             |
|----------------|----------------|----------------|-------------------------------------|
|                | <del>00h</del> | <del>00h</del> | DPIO modules                        |
|                | <del>01h</del> | <del>00h</del> | Performance counters                |
|                | <del>10h</del> | <del>00h</del> | Communications synchronization plus |
| <del>11h</del> |                |                | time and frequency test/measurement |
|                | <del>20h</del> | <del>00h</del> | Management card                     |
|                | <del>80h</del> | <del>00h</del> | Other data acquisition/signal       |
|                |                |                | processing controllers              |

# H. Capability IDs

The Capability ID assignments defined in earlier versions of this specification have been moved to the *PCI Code and ID Assignment Specification*, the latest version of which can be found on the PCI-SIG website. Each defined capability must have a PCI SIG-assigned ID code. These codes are assigned and handled much like the Class Codes.

This appendix describes the current Capability IDs. Each defined capability must have a PCI SIG-assigned ID code. These codes are assigned and handled much like the Class Codes.

Section 6.7 of this specification provides a full description of the Extended Capabilities mechanism for PCI devices.

Table H-1: Capability IDs

| ID             | Capability                                                                                                                                                                                                                                                                                                                   |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <del>00h</del> | Reserved                                                                                                                                                                                                                                                                                                                     |
| 01h            | PCI Power Management Interface — This capability structure provides a standard interface to control power management features in a PCI device. It is fully documented in the PCI Power Management Interface Specification. This document is available from the PCI SIG as described in Chapter 1 of this specification.      |
| <del>02h</del> | AGP – This capability structure identifies a controller that is capable of using Accelerated Graphics Port features. Full documentation can be found in the Accelerated Graphics Port Interface Specification. This is available at http://www.agpforum.org.                                                                 |
| <del>03h</del> | VPD – This capability structure identifies a device that supports Vital Product Data. Full documentation of this feature can be found in Section 6.4 and Appendix I of this specification.                                                                                                                                   |
| 04h            | Slot Identification – This capability structure identifies a bridge that provides external expansion capabilities. Full documentation of this feature can be found in the <i>PCI to PCI Bridge Architecture Specification</i> . This document is available from the PCI SIG as described in Chapter 1 of this specification. |
| <del>05h</del> | Message Signaled Interrupts – This capability structure identifies a PCI function that can do message signaled interrupt delivery as defined in Section 6.8 of this specification.                                                                                                                                           |
| <del>06h</del> | CompactPCI Hot Swap – This capability structure provides a standard interface to control and sense status within a device that supports Hot Swap insertion and extraction in a CompactPCI system. This capability is documented in the CompactPCI Hot Swap Specification PICMG 2.1, R1.0 available at http://www.picmg.org.  |
| <del>07h</del> | PCI-X — Refer to the PCI-X Addendum to the PCI Local Bus Specification for details.                                                                                                                                                                                                                                          |
| <del>08h</del> | HyperTransport – This capability structure provides control and status for devices that implement HyperTransport Technology links. For details, refer to the HyperTransport I/O Link Specification available at http://www.hypertransport.org.                                                                               |

| <del>ID</del>  | Capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09h            | Vendor Specific – This ID allows device vendors to use the capability mechanism for vendor specific information. The layout of the information is vendor specific, except that the byte immediately following the "Next" pointer in the capability structure is defined to be a length field. This length field provides the number of bytes in the capability structure (including the ID and Next pointer bytes). An example vendor specific usage is a device that is configured in the final manufacturing steps as either a 32-bit or 64-bit PCI agent and the Vendor Specific capability structure tells the device driver which features the device supports. |
| <del>0Ah</del> | <del>Debug port</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <del>0Bh</del> | CompactPCI central resource control — Definition of this capability can be found in the <i>PICMG 2.13 Specification</i> (http://www.picmg.com).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0Ch            | PCI Hot-Plug – This ID indicates that the associated device conforms to the Standard Hot-Plug Controller model.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <del>0Dh</del> | PCI Bridge Subsystem Vendor ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <del>0Eh</del> | AGP-8x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <del>0Fh</del> | Secure Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <del>10h</del> | <del>PCI Express</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <del>11h</del> | MSI-X – This ID identifies an optional extension to the basic MSI functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12h-<br>0FFh   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |