# **Presettable Counters**

# **High-Performance Silicon-Gate CMOS**

The MC54/74HC161A and HCI63A are identical in pinout to the LS161 and LS163. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

The HC161A and HC163A are programmable 4-bit binary counters with asynchronous and synchronous reset, respectively.

- Output Drive Capability: 10 LSTTL Loads
- · Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard
- Chip Complexity: 192 FETs or 48 Equivalent Gates

#### **LOGIC DIAGRAM**



| Device | Count<br>Mode | Reset Mode   |
|--------|---------------|--------------|
| HC161A | Binary        | Asynchronous |
| HC163A | Binary        | Synchronous  |

# MC54/74HC161A MC54/74HC163A





#### **FUNCTION TABLE**

|       |        | Output |          |          |                  |
|-------|--------|--------|----------|----------|------------------|
| Clock | Reset* | Load   | Enable P | Enable T | Q                |
| \     | L      | Х      | Х        | Х        | Reset            |
|       | Н      | L      | X        | X        | Load Preset Data |
| _     | Н      | Н      | Н        | Н        | Count            |
|       | Н      | Н      | L        | X        | No Count         |
| _     | Н      | Н      | Х        | L        | No Count         |

\* HC163A only. HC161A is an Asynchronous Reset Device

H = high level

L = low level

X = don't care



#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                         | Value                          | Unit |
|------------------|---------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                             | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                              | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                             | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                         | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                        | ± 25                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                   | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic or Ceramic DIP† SOIC Package†                             | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                               | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Ceramic DIP: - 10 mW/°C from 100° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                                                               |             | Max                | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               |             | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                               | 0           | Vcc                | V    |
| TA                                 | Operating Temperature, All Package Types             |                                                                               | - 55        | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

## DC ELECTRICAL CHARACTERISTICS (Voltages referenced to GND)

|                 |                                                |                                                                                                                                         |                   | Gu                   | aranteed Li          | mit                  |      |
|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------|
| Symbol          | Parameter                                      | Test Conditions                                                                                                                         | v <sub>CC</sub>   | – 55 to<br>25°C      | ≤ 85°C               | ≤ 125°C              | Unit |
| VIH             | Minimum High-Level Input<br>Voltage            | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2   | V    |
| VIL             | Maximum Low–Level Input<br>Voltage             | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 0.50<br>1.35<br>1.80 | 0.50<br>1.35<br>1.80 | 0.50<br>1.35<br>1.80 | V    |
| VOH             | Minimum High-Level Output<br>Voltage           | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | V    |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}$<br>$ I_{\text{out}}  \le 5.2 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34         | 3.7<br>5.2           | V    |
| VOL             | Maximum Low–Level Output<br>Voltage            | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 0.10<br>0.10<br>0.10 | 0.10<br>0.10<br>0.10 | 0.10<br>0.10<br>0.10 | ٧    |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}   I_{\text{out}}  \le 5.2 \text{ mA}$     | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33         | 0.40<br>0.40         | V    |
| l <sub>in</sub> | Maximum Input Leakage Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                | 6.0               | ± 0.1                | ± 1.0                | ± 1.0                | μΑ   |
| ICC             | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                            | 6.0               | 4                    | 40                   | 160                  | μА   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                  |                                                                    |      |                   | Gu              | aranteed Li     | mit             |      |
|------------------|--------------------------------------------------------------------|------|-------------------|-----------------|-----------------|-----------------|------|
| Symbol           | Parameter                                                          | Fig. | V <sub>CC</sub>   | – 55 to<br>25°C | ≤ 85°C          | ≤ 125°C         | Unit |
| fmax             | Maximum Clock Frequency (50% Duty Cycle)*                          | 1, 7 | 2.0<br>4.5<br>6.0 | 6<br>30<br>35   | 5<br>24<br>28   | 4<br>20<br>24   | MHz  |
| <sup>t</sup> PLH | Maximum Propagation Delay, Clock to Q                              | 1, 7 | 2.0<br>4.5<br>6.0 | 120<br>20<br>16 | 160<br>23<br>20 | 200<br>28<br>22 | ns   |
| <sup>t</sup> PHL |                                                                    | 1, 7 | 2.0<br>4.5<br>6.0 | 145<br>22<br>18 | 185<br>25<br>20 | 320<br>30<br>23 | ns   |
| <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Q (HC161A Only)                | 2, 7 | 2.0<br>4.5<br>6.0 | 145<br>20<br>17 | 185<br>22<br>19 | 220<br>25<br>21 | ns   |
| <sup>t</sup> PLH | Maximum Propagation Delay, Enable T to Ripple Carry Out            | 3, 7 | 2.0<br>4.5<br>6.0 | 110<br>16<br>14 | 150<br>18<br>15 | 190<br>20<br>17 | ns   |
| <sup>t</sup> PHL |                                                                    | 3, 7 | 2.0<br>4.5<br>6.0 | 135<br>18<br>15 | 175<br>20<br>16 | 210<br>22<br>20 | ns   |
| <sup>t</sup> PLH | Maximum Propagation Delay, Clock to Ripple Carry Out               | 1, 7 | 2.0<br>4.5<br>6.0 | 120<br>22<br>18 | 160<br>27<br>22 | 200<br>30<br>25 | ns   |
| <sup>t</sup> PHL |                                                                    | 1, 7 | 2.0<br>4.5<br>6.0 | 145<br>22<br>20 | 185<br>28<br>24 | 220<br>35<br>28 | ns   |
| <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Ripple Carry Out (HC161A Only) | 2, 7 | 2.0<br>4.5<br>6.0 | 155<br>22<br>18 | 190<br>26<br>22 | 230<br>30<br>25 | ns   |
| tTLH,<br>tTHL    | Maximum Output Transition Time, Any Output                         | 2, 7 | 2.0<br>4.5<br>6.0 | 75<br>15<br>13  | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub>  | Maximum Input Capacitance                                          | 1, 7 | _                 | 10              | 10              | 10              | pF   |

<sup>\*</sup> Applies to noncascaded/nonsynchronous clocked configurations only with synchronously cascaded counters. (1) Clock to Ripple Carry Out propagation delays. (2) Enable T or Enable P to Clock setup times and (3) Clock to Enable T or Enable P hold times determine f<sub>max</sub>. However, if Ripple Carry out of each stage is tied to the Clock of the next stage (nonsynchronously clocked) the f<sub>max</sub> in the table above is applicable. See Applications information in this data sheet.

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

| Ī |          |                                           | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    | ĺ |
|---|----------|-------------------------------------------|-----------------------------------------|----|---|
|   | $C_{PD}$ | Power Dissipation Capacitance (Per Gate)* | 30                                      | pF | ١ |

<sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

3–3 MOTOROLA

# MC54/74HC161A MC54/74HC163A

**TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ , Input  $t_f = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                 |      |                       | Guaranteed Limit   |                    |                    |      |
|---------------------------------|-----------------------------------------------------------------|------|-----------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                       | Fig. | V <sub>C</sub> C<br>V | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>su</sub>                 | Minimum Setup Time,<br>Preset Data Inputs to Clock              | 5    | 2.0<br>4.5<br>6.0     | 40<br>15<br>12     | 60<br>20<br>18     | 80<br>30<br>20     | ns   |
| t <sub>SU</sub>                 | Minimum Setup Time,<br>Load to Clock                            | 5    | 2.0<br>4.5<br>6.0     | 60<br>15<br>12     | 75<br>20<br>18     | 90<br>30<br>20     | ns   |
| t <sub>SU</sub>                 | Minimum Setup Time,<br>Reset to Clock (HC163A Only)             | 4    | 2.0<br>4.5<br>6.0     | 60<br>20<br>17     | 75<br>25<br>23     | 90<br>35<br>25     | ns   |
| t <sub>Su</sub>                 | Minimum Setup Time,<br>Enable T or Enable P to Clock            | 6    | 2.0<br>4.5<br>6.0     | 80<br>20<br>17     | 95<br>25<br>23     | 110<br>35<br>25    | ns   |
| th                              | Minimum Hold Time,<br>Clock to Load or Preset Data Inputs       | 5    | 2.0<br>4.5<br>6.0     | 3<br>3<br>3        | 3<br>3<br>3        | 3<br>3<br>3        | ns   |
| th                              | Minimum Hold Time,<br>Clock to Reset (HC163A Only)              | 4    | 2.0<br>4.5<br>6.0     | 3<br>3<br>3        | 3<br>3<br>3        | 3<br>3<br>3        | ns   |
| th                              | Minimum Hold Time,<br>Clock to Enable T or Enable P             | 6    | 2.0<br>4.5<br>6.0     | 3<br>3<br>3        | 3<br>3<br>3        | 3<br>3<br>3        | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time,<br>Reset Inactive to Clock (HC161A Only) | 2    | 2.0<br>4.5<br>6.0     | 80<br>15<br>12     | 95<br>20<br>17     | 110<br>26<br>23    | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time,<br>Load Inactive to Clock                | 5    | 2.0<br>4.5<br>6.0     | 80<br>15<br>12     | 95<br>20<br>17     | 110<br>26<br>23    | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width,<br>Clock                                   | 1    | 2.0<br>4.5<br>6.0     | 60<br>12<br>10     | 75<br>15<br>13     | 90<br>18<br>15     | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width,<br>Reset (HC161A Only)                     | 2    | 2.0<br>4.5<br>6.0     | 60<br>12<br>10     | 75<br>15<br>13     | 90<br>18<br>15     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                               |      | 2.0<br>4.5<br>6.0     | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

#### **FUNCTION DESCRIPTION**

The HC161A/163A are programmable 4-bit synchronous counters that feature parallel Load, synchronous or asynchronous Reset, a Carry Output for cascading and countenable controls.

The HC161A and HC163A are binary counters with asynchronous Reset and synchronous Reset, respectively.

#### **INPUTS**

#### Clock (Pin 2)

The internal flip-flops toggle and the output count advances with the rising edge of the Clock input. In addition, control functions, such as resetting and loading occur with the rising edge of the Clock input.

#### Preset Data Inputs P0, P1, P2, P3 (Pins 3, 4, 5, 6)

These are the data inputs for programmable counting. Data on these pins may be synchronously loaded into the internal flip–flops and appear at the counter outputs. P0 (Pin 3) is the least–significant bit and P3 (Pin 6) is the most–significant bit.

#### **OUTPUTS**

## Q0, Q1, Q2, Q3 (Pins 14, 13, 12, 11)

These are the counter outputs. Q0 (Pin 14) is the least-significant bit and Q3 (Pin 11) is the most-significant bit.

#### **Ripple Carry Out (Pin 15)**

When the counter is in its maximum state 1111, this output goes high, providing an external look—ahead carry pulse that may be used to enable successive cascaded counters. Ripple Carry Out remains high only during the maximum count state. The logic equation for this output is:

Ripple Carry Out = Enable T • Q0 • Q1 • Q2 • Q3

#### **CONTROL FUNCTIONS**

#### Resetting

A low level on the Reset pin (Pin 1) resets the internal flip—flops and sets the outputs (Q0 through Q3) to a low level. The HC161A resets asynchronously, and the HC163A resets with the rising edge of the Clock input (synchronous reset).

#### Loading

With the rising edge of the Clock, a low level on Load (Pin 9) loads the data from the Preset Data input pins (P0, P1, P2, P3) into the internal flip—flops and onto the output pins, Q0 through Q3. The count function is disabled as long as Load is low.

#### **Count Enable/Disable**

These devices have two count-enable control pins: Enable P (Pin 7) and Enable T (Pin 10). The devices count when these two pins and the Load pin are high. The logic equation is:

#### Count Enable = Enable P • Enable T • Load

The count is either enabled or disabled by the control inputs according to Table 1. In general, Enable P is a countenable control: Enable T is both a countenable and a Ripple-Carry Output control.

Table 1. Count Enable/Disable

|      | Control Inputs |          |          | Result at Outputs            |  |  |
|------|----------------|----------|----------|------------------------------|--|--|
| Load | Enable P       | Enable T | Q0 – Q3  | Ripple Carry Out             |  |  |
| Н    | Н              | Н        | Count    | High when Q0–Q3              |  |  |
| L    | Н              | Н        | No Count | are maximum*                 |  |  |
| Х    | L              | Н        | No Count | High when Q0–Q3 are maximum* |  |  |
| Х    | Х              | L        | No Count | L                            |  |  |

 $<sup>^{\</sup>star}$  Q0 through Q3 are maximum when Q3 Q2 Q1 Q0 = 1111.

#### **OUTPUT STATE DIAGRAMS**



**Binary Counters** 

3–5 MOTOROLA

## **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4. HC163A Only

VALID -





Figure 6.

# **TEST CIRCUIT**



<sup>\*</sup> Includes all probe and jig capacitance

Figure 7.



Figure 8. 4–Bit Binary Counter with Asynchronous Reset (MC54/74HC161A)

3–7 MOTOROLA

# MC54/74HC161A MC54/74HC163A

Sequence illustrated in waveforms:

- 1. Reset outputs to zero.
- 2. Preset to binary twelve.
- 3. Count to thirteen, fourteen, fifteen, zero, one and two.
- 4. Inhibit.



Figure 9. Timing Diagram



Figure 10. 4–Bit Binary Counter with Synchronous Reset (MC54/74HC163A)

3–9 MOTOROLA

#### TYPICAL APPLICATIONS CASCADING



NOTE: When used in these cascaded configurations the clock f<sub>max</sub> guaranteed limits may not apply. Actual performance will depend on number of stages. This limitation is due to set up times between Enable (Port) and Clock.

Figure 11. N-Bit Synchronous Counters



Figure 12. Nibble Ripple Counter

### TYPICAL APPLICATIONS VARYING THE MODULUS



Figure 13. Modulo-5 Counter

Figure 14. Modulo-11 Counter

The HC163A facilitates designing counters of any modulus with minimal external logic. The output is glitch–free due to the synchronous Reset.

3–11 MOTOROLA

-A

G

16

#### **OUTLINE DIMENSIONS**



В

**D** 16 PL

⊕ 0.25 (0.010) M T A M

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEAD WHEN
  FORMED PARALLEL.
- DIM F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INCHES    |       | MILLIN | IETERS |
|-----|-----------|-------|--------|--------|
| DIM | MIN       | MAX   | MIN    | MAX    |
| Α   | 0.750     | 0.785 | 19.05  | 19.93  |
| В   | 0.240     | 0.295 | 6.10   | 7.49   |
| С   | _         | 0.200 | _      | 5.08   |
| D   | 0.015     | 0.020 | 0.39   | 0.50   |
| Е   | 0.050     | BSC   | 1.27   | BSC    |
| F   | 0.055     | 0.065 | 1.40   | 1.65   |
| G   | 0.100 BSC |       | 2.54   | BSC    |
| J   | 0.008     | 0.015 | 0.21   | 0.38   |
| K   | 0.125     | 0.170 | 3.18   | 4.31   |
| L   | 0.300     | BSC   | 7.62   | BSC    |
| M   | 0°        | 15°   | 0°     | 15°    |
| N   | 0.020     | 0.040 | 0.51   | 1.01   |

#### **N SUFFIX**

PLASTIC PACKAGE CASE 648-08 **ISSUE R** 



- DIMENSIONING AND TOLERANCING PER ANSI
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL.

|     | INC       | HES     | MILLIN | IETERS  |
|-----|-----------|---------|--------|---------|
| DIM | MIN       | MAX     | MIN    | MAX     |
| Α   | 0.740     | 0.770   | 18.80  | 19.55   |
| В   | 0.250     | 0.270   | 6.35   | 6.85    |
| С   | 0.145     | 0.175   | 3.69   | 4.44    |
| D   | 0.015     | 0.021   | 0.39   | 0.53    |
| F   | 0.040     | 0.070   | 1.02   | 1.77    |
| G   | 0.100 BSC |         | 2      | .54 BSC |
| Н   | 0.        | 050 BSC | 1      | .27 BSC |
| J   | 0.008     | 0.015   | 0.21   | 0.38    |
| K   | 0.110     | 0.130   | 2.80   | 3.30    |
| L   | 0.295     | 0.305   | 7.50   | 7.74    |
| M   | 0°        | 10°     | 0°     | 10°     |
| S   | 0.020     | 0.040   | 0.51   | 1.01    |



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- T 14:30M, 1962.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE
  MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006)

- MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 9.80        | 10.00 | 0.386     | 0.393 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.054     | 0.068 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.40        | 1.25  | 0.016     | 0.049 |
| G   | 1.2         | 7 BSC | 0.050 BSC |       |
| J   | 0.19        | 0.25  | 0.008     | 0.009 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| M   | 0°          | 7°    | 0°        | 7°    |
| Р   | 5.80        | 6.20  | 0.229     | 0.244 |
| R   | 0.25        | 0.50  | 0.010     | 0.019 |

**MOTOROLA** 3-12

#### MC54/74HC161A MC54/74HC163A

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:

**USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

CODELINE

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

**HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC54/74HC161A/D