#### Foundation

The basis of this tutorial are all documents and descriptions of easier-uvm from Doulos.

https://www.doulos.com/knowhow/systemverilog/uvm/easier-uvm/

This tutorial shows only the changes and enhancements in the version written in Python.

We assume that we have a module or entity description.

In the tutorial, this is the VHDL entity of a master-slave-config control component.

# Design Description

First, let's create a file named entity\_desc.txt

The easiest way is to make a copy of the entity and then reformat it.

The format is an extension of the pin list of easier-uvm.

The pinlist (pinlist.txt) is generated!

**ENTITY** = <entity name>

DEV = <define-name> <value>

PAR = <generic-name> <value>

!<AGENT name> [passive | active] [reset]

passive or active determines whether the agent has a 'driver' and 'sequencer' or only a 'monitor'.

If input signals are driven, active must be selected.

Reset can only be specified for a single active agent that drives the clock and reset. If it is a bottom-up design, it is advantageous later to have your own agent and not to mix it with another functional block.

If clock reset is selected, it will be generated!

<VHDL-port-name> <SV-interface-name> {in | out | inout} [range start : range end] := <reset value>;

<port-name> is the name of the signal in the entity.

<SV-interface-name> the name of the variable in the virtual interface. It is possible to use the same names within an agent as for another agent, e.g. with the same functionality. However, reuse at the top level can lead to complications. Therefore, independent and unique names are to be preferred.

Specify one of the signal directions in out inout

The <reset value> is used for outputs during reset checking and for inputs in the driver and sequencer.

The file entity\_desc.txt for the first description of the test environment will no longer be used later, but can be used for a modified regeneration.

# Template TPL Generation

Second, we call the script uvm\_setup.py or gen\_uvm.py --setup.

See the script gen.cmd in the example directory.

The script generates a directory named uvm\_<entity-name>. In our example, uvm\_ms\_cfg\_ctrl.

Within the directory there is now a template file <agent>.tpl and the standard testbench template common.tpl for each agent.

gen\_tb.com as an example for the further call.

pinlist.txt for port mapping.

wave.do as a template for the waveforms.

The DUT directory contains an SV package for the reset values as a template

and the file files.f with the "Design File List" as a template.

In the example, the VHDL file ms\_cfg\_ctrl.vhd must now be copied to DUT/ or the path to the source code in file.f must be added.

In the example, the file is common\_defines.sv with the contents

```
'define d_data_width 8
'define d_conf_width 16
```

applied.

The file will be viewed later under

'include'.. /dut/common defines.sv"

involved. The path must be adjusted and compared with the definitions in common.tpl.

#### Easier UVM

Easier UVM can now be used.

>perl .. /easier\_uvm\_gen.pl master.tpl slave.tpl target.tpl register.tpl clock\_reset.tpl

The script requires an include directory with all defined files.

The warning is issued

WARNING! SPECIFIED INCLUDE FILE ms\_cfg\_ctrl\_inc\_test.sv NOT FOUND

Continue? (y/n) [n]

The required include files must now be created.

## gen\_uvm (in development version 0.1.0)

The python script gen\_uvm.py creates all files:

```
.. /.. /uvm scripts/gen uvm.py master.tpl slave.tpl target.tpl register.tpl clock reset.tpl
```

The first query for <entity-name>\_pkg.sv must be answered with y. The file can then be compared or merged with <entity-name>\_pkg.svh in the DUT directory.

Now all files for the agents and the top level are created under include/.

In contrast to easier\_uvm, a separate directory is created for each agent and top level.

If the files are available, the generation is skipped in each case.

The testbench is then generated under ct or enity name>\_tb/

#### Individual automation

Global variables are stored in the header\_cfg.py file.

The values must be adjusted:

PROJECT\_NAME = Name of the entity or a project

Data that represents something like an imprint:

copyright = company or person author = Who created the TB

email = of the author

tel = the author, the company

dept = Department, Department, Company

company = Company

year = Date of Project Begin

version = of whatever

clock = port name of the clock - important even if not available reset = port name of the reset - important even if not available clock\_reset = Name of the agent module for the clock-reset driver

json\_enable = 0 if no database image is to be written, 1 if it is script\_path = "..." complete or indirect path to the uvm scripts.

In the case of an indirect path, the directory of the call must be assumed.

tool = "perl" or sys.executable if python is used

genscript = "easier\_uvm\_gen.pl" or "gen\_uvm.py"
script\_path = environ.get( "GEN\_UVM\_PATH", join("..","..",""uvm\_scripts") )

The environment variable GEN\_UVM\_PATH should be set otherwise the script will be set to .. /.. /uvm\_scripts/ expected.

compatible = 1 # 0 -> not compatible : 1 -> compatible to easier\_uvm

# Example

#### Start cmd.exe or Terminal

Command python .. Run /uvm\_scripts/uvm\_setup.py. Attention Python version 3.x

generate TOP
Interface: top

Interface: master\_if\_0
Interface: slave\_if\_0

```
Interface: target_if_0
Interface: register_if_0
Interface: clock_reset_if_0
generate shell script gen_tb.cmd with :call "C:\Program Files\Python310\python.exe"
"D:/github.com/gen_uvm/uvm_scripts\gen_uvm.py" master.tpl slave.tpl target.tpl
register.tpl clock_reset.tpl
Generation done!
```

The directory uvm\_ms\_cfg\_ctrl was created and the JSON file was written uvm\_ms\_cfg\_ctrl.json.

When these first steps are successfully completed, the generated script should be present gen\_tb.cmd or gen\_tb.sh. These are now always to be called up or their content. Before that, copy the file ms\_cfg\_ctrl.vhd to dut from the example directory.

The tpl files are just one example of which files and settings could be used.

All possibilities are shown in the examples of easier\_uvm of Doulos.

A more detailed list for gen\_uvm will follow!

With EasierUVM, the encoding of the defined include files is now the first task of the verifier.

# **Template Generation**

gen\_uvm has a built-in template class, "class uvm\_template(object):". This generates all include files that have been defined in the TPL files. The content is:

If a file uvm\_template.py exists, it is used as a template generator. With a project-related file e.g myproject\_template.py the generation can be customized.

In the configuration file header.cfg.py, the entry for this is

```
tmplt_include_file = 'myproject_template'
```

The template\_class file can have any <name>[.py]. It is named header\_cfg.py in the configuration (tmplt\_include\_file = "myproject\_template") or in the TPL file common.tpl (tmplt\_include\_file = uvm\_template)

If it is not possible to load the template class, the internal class uvm\_template is used.

The file uvm\_template.py exists as a template. When creating a project-related class, copy lines 1 to 75 and develop your own subroutines.

The following definitions are available as working modules:

```
template prototype
driver inc inside class
driver_inc_after_class
if_inc_before_interface
if inc inside interface
monitor_inc_inside_class
monitor inc after class
trans_inc_before_class
trans_inc_inside_class
trans_inc_after_class
agent_seq_inc
tb inc before run test
agent_scoreboard_inc_inside_class
agent_scoreboard_inc_after_class
common define
agent_copy_config_vars
top_env_scoreboard_inc_inside_class
top env_scoreboard_inc_after_class
top env append to connect phase
agent_cover_inc_inside_class
test_inc_inside_class
```

### QuestaSim Support

The simulator QuestaSim (ModelSim) is especially supported because it was used in development.

A wave.do file is created once and then copied to .../cproject>\_tb/sim each time it is called. Make edits only to this file.

run\_batch.cmd or run\_batch.sh start a simulation in batch mode.

r un gui.cmd or run gui.sh start the simulation in the GUI

In the directory .../ct>\_tb/sim, the files are updated every time gen\_uvm.py is called. These are:

```
batch.do controls batch simulation
common.tcl TCL proc() collection for GUI/batch simulation
compile.do only controls generation and compilation
compile.tcl compiles the design and testbench
gui.do controls GUI simulation
vgui.cmd starts GUI Simulation (WIN)
vgui.do used by vgui.cmd or vgui.sh
vgui.sh starts GUI Simulation (LINUX)
wave.do wave forms, copy from .. /.. /
```

All simulation results can also be found in the directory .../ct>\_tb/sim.