# Analysis of Power, Delay and SNM of 6T & 8T SRAM Cells

Vibhash Choudhary
Electronics & Communication Enggineering
NIT Hamirpur
Himachal Pradesh, India
Email: 17mi410@nith.ac.in

Dharmendra Singh Yadav
Electronics & Communication Enggineering
NIT Hamirpur
Himachal.Pradesh, India
Email: dsyadav@nith.ac.in

Abstract— 6T and 8T SRAM cells have been compared on 180nm technology using an industry-standard Cadence Virtuoso Tool. It's challenging to make an SRAM cell with low power consumption and stay in a small space. The consumption of power on both the SRAM cells are compared. The parameters of SRAM Static Noise Margin (SNM), Write Delay, Read Delay and average power consumption are examined and discussed thoroughly. Results illustrate that Read delay and Write delay will decrease of 8T as differentiate to 6T SRAM. Effect of  $V_{dd}$  on average power consumption and delay is further highlighted in the present paper. These comparisons then can provide a vision to designers for finding an optimal supply voltage for a particular design while minimizing the design to process variation.

Keywords— SRAM cell, Cadence Virtuoso, SNM, Read Delay, Write Delay.

### I. INTRODUCTION

SRAM is a memory unit that demands no periodic refresh, and each bit can be accessed (read/write) independently. SRAM has a prominent role in the circuit used for low power VLSI systems [1]. It is complicated to design chips of high efficiency with low power consumption at the same time. SRAM has offered a widely used application for chips cache/memory in microprocessors, gaming hardware, operating systems, portable electronic devices as it provides qualities like high speed of data transfer, low power supply and no periodic refresh requirement [2][3].

It has the capability to store value in its memory until power is given. The only difference in the circuit designing of 6T and 8T SRAM is of the addition of two transistors in 8T which is used as a buffer in the circuit as read operation most vulnerable in 6T SRAM [4]. 6T SRAM is broadly used as it is compact and has a symmetrical shape and needs less area [5]. The relevance of SNM is that it should be highly reliable memory of SRAM. In the sub-threshold region, standard 6T SRAM cell is characterized by poor reading and writing ability, and a decrease in SNM in various threshold voltage fluctuations [6].

8T SRAM has a more steady and credible memory cell form as compared to 6T SRAM [7]. This is a vulnerable decision when memory is produced for low power consumption as memory configurations are inclined to consume a lot of space in System on Chip (SoC), a s mall 6T SRAM cell would be one more fascinate option [8][9]. Therefore, this is the major reason for drawing a comparison

of 6T and 8T SRAM have been expedient based on its parameters.

### II. CIRCUITS

The name of components, control signals and nodes of 6T SRAM is exhibited in Fig.1. In this figure, two CMOS inverters are connected that act as NOT gate and are called their memory part. The memory part is linked to two-bit lines BL & BLB which is used as read & write lines. M5 & M6 transistors are the access transistors [10][11]. To access these two lines, access transistors are used when the word line (WL) is enabled (1) otherwise memory part will be in a hold state if WL is disabled (0). BL & BLB will play a part of I/P lines when something is write in memory, and they will play a part of O/P lines when there must read from memory [12-15]. Additionally, a precharge circuit will be utilized for read & write operations so that bit lines are precharged to  $V_{dd}$ . Value of bit lines will send to a sense amplifier which acts as a comparator and like if bit line value decreases, then the output should be 1 and vice-versa [16].

The performance failure of the readings is sometimes detected, caused by an increase in power of the nodes Q or QB of inverter resulting in the output of another inverter means that the voltage at one of the nodes QB or Q begins to drop data loss [17][18].

When the read operation is performed, this means the memory part should hold some values, let's say Q=1 and QB=0 and vice-versa. To read in memory, bit lines BL & BLB are used. To use these bit lines Word Line (WL) is enabled. So if WL is 1 the access transistors will be ON. If these are ON these lines can be used. To read some value, bit lines will act as output lines. The Bit Lines are precharged to the voltage  $V_{dd}$ . The storage node (Q or QB) which is having 0 will be discharged due to voltage difference. This discharge will then be sensed by a sense amplifier to register a read operation. Let's say if value of bit decreases then output should be 1 and vice-versa. If this happen then data is successfully read from the memory [19].

Similarly, for write operation, some values are given to Q and QB. Then  $W_L$  is enabled to access BL and BLB which acts as input lines. As bit lines are the input lines to control over these lines is necessary, so one bit line is connected to ground. Now there will be voltage difference where bit line is grounded. Let's say QB is grounded then voltage decreases this means M1 and M2 will get affected. If voltage is less than threshold voltage of M2, this means M2 is off then M1 is on and hence output is obtained. By this way write operation is performed in the memory [19][20].



Fig.1 Diagrammatical view of 6T SRAM Cell

Name of components, control signals and nodes of 8T SRAM cell used in comprehensive comparative work is illustrated in Fig.2. In this 8T SRAM cell, two back-to-back inverters are connected with M5 & M6 access transistors, for read buffer M7 and M8 transistors are utilized [21][22]. For the write operation word line WWL is used and RWL is used for the read operation.

The addition of the extra two transistors in 8T SRAM makes the size of the circuit bigger in comparison to 6T SRAM, as a result it consumes a lot of space on SoC. Both the SRAM cells are connected to the precharge, write driver, and sense amplifier which makes them a complete circuit [23].



Fig.2 Diagrammatical view of 8T SRAM Cell

## III. SRAM PARAMETERS

Hold Margin (SNM\_H), Read margin (SNM\_R) and write margin (SNM W), average power dissipation, write

delay, and read delay are key parameters. SNM is an essential parameter to determine SRAM stability. The minimum noise voltage required to switch the state of cell is defined as SNM [24]. Noise margin explains, up to what extent, IC allows noise in transmission of logic '0' and logic '1'. If we receive a range of voltages then we identify logic '0' or '1' based on it. The received voltage range widens, based on noise in the circuit. So, for errorless transmission, a noise margin is required [24][25].



Fig.3 SNM H of 6T SRAM

### A. SNM H

The noise to be accompanied when the hold period to spin saved data in cell is defined as SNM\_H. During the hold mode access transistors M5 & M6 are OFF and bit lines will also disconnect, only two cross-coupled inverters are used that is M2 and M4. All the operation controlled by WL which is kept 0 for the Hold state. The noise margin can be determined for hold mode by considering different values for Q and QB & vice-versa. Fig.3 exhibits hold margin of 6T SRAM and Fig.4 exhibits a hold margin for 8T SRAM where Q and QB are data storage of cells. By comparing these two graphs we observe there is no significant deviation take place in SNM\_H [25][26].



Fig.4 SNM H of 8T SRAM

# B. SNM R

SNM\_R is determined by the largest square formed inside the butterfly curve. Differential voltage should not be large as it flips the state of invertors [27]. Meanwhile, in read operation M5 & M6 are ON and both bit lines are at potential  $V_{dd}$ , that is logic '1'. Then there is supply of source to Q and change voltage to Q and analyse the data of QB and then performed opposite with the QB variantion in values and note the Q value [27][28]. Fig.5 exhibits the read margin of 6T SRAM and Fig.6 exhibits read margin of 8T SRAM. By comparing these two graphs we observe SNM\_R of 8T is higher than 6T as the square inscribed in the curve of 8T is slightly larger.



Fig.5 SNM\_R of 6T SRAM



Fig.6 SNM R of 8T SRAM

# C. SNM W

SNM\_W is a framework required compute SRAM cell write stability as it is the minimum bit line voltage essential to spin the state of SRAM. For a write operation, Word Line (WL) is put to logic '1' which allow access transistors M5 & M6 to connect cell to bit lines, after that content from bit lines is shifted to [29][30]. SNM\_W is determined by forming the largest square inside the curve. Fig.7 shows write margin of 6T SRAM and Fig.8 shows write margin of 8T SRAM. By comparing these two graphs we observe

SNM\_W of 8T is higher than 6T as square inscribed in 8T is slightest larger [31].



Fig.7 SNM\_W of 6T SRAM

### IV. ANALYSES AND RESULTS

This section we have examined results, and analysed the parameters completely performed on 6T and 8T SRAM. A thoroughly discussion have been made on write delay, read delay, and average power consumption.

# A. Read Delay

At the time we increase voltage read delay decreases. Delay is a distinction between time when the WL exceeds half of value when subtracts a fraction of its value when we read data with WL and read enable is higher [32]. Fig.9 exhibits the plotting of Read Delay appearing in various  $V_{\rm dd}$ . From the figure, it is concluded that read delay decreases more of 8T with an increase in voltage in comparison to 6T SRAM.



Fig.8 SNM W of 8T SRAM



Fig.9 Read Delay v/s V<sub>dd</sub>

# B. Write Delay

At the time we increase  $V_{dd}$  write delay decreases. We calculated write delay as a distinction between time when WL exceeds half of its value during Q exceeds half of its value when we write in cell and WL is higher [33]. Fig. 10 exhibits the plot of Write Delay at various  $V_{dd}$ . From the figure, it is concluded that write delay decreases more of 8T as we rise voltage by comparing to 6T SRAM.

# C. Average Power Dissipation

As we increase  $V_{dd}$ , average power dissipation also increases [34]. We calculate the Read Delay as a distinction between time when WL exceeds half its value during result subtracts a fraction of its value when we read data with WL and the read enable is higher [34][35]. Fig.11 depict the plot of average power consumption at various  $V_{dd}$ . From the figure, we can conclude that comparatively, 8T SRAM got more power consumption compared to 6T SRAM as the voltage is incresed.





Fig.11 Average Power Consumption v/s V<sub>dd</sub>

### V. CONCLUSION

In this paper, it is concluded that on the various parameters such as in SNM\_H there is no such change in both the cells and SNM\_R and SNM\_W is more for 8T than 6T SRAM. Write delay, read delay, and average power consumption was also discussed and the variation of average power consumption and delay has been observed as an operation of the supply voltage. It is concluded that for better efficiency 8T SRAM cell consume more power than 6T SRAM.

# VI. REFERENCES

111. Rohit. & Saini. G. (2015). A stable and power efficient SRAM cell. 2015 International Conference on Computer, Communication and Control (IC4).

[2]. K. Anami, M. Yoshimoto, H. Shinohara, Y. Hirata and T. Nakano. "Design considerations of a static memory cell". IEEE J. Solid-State Circuits, vol. SC-18, no. 4, pp. 414-418, Aug. 1983.

[3]. Kutila, M., Paasio, A., & Lehtonen, T. (2014). Comparison of 130 nm technology 6T and 8T SRAM cell designs for Near-Threshold operation. 2014 IEEE 57th International Midwest Symposium on Circuits and Systems (MWSCAS).

[4]. V. B V and C. R, "A Comparative Study of SRAMCells," /j/ree/ce, vol. 3, no. 1 1, pp. 9294,2015,doi: IO.17148/ijireeice.2015.31119.

[5]. Rollini, R., Sampson, J., & Sivakumar, P. (2017). Comparison on 6T. 5T and 4T SRAM cell using 22nm technology. 2017 IEEE International Conference on Electrical, Instrumentation and Communication Engineering.

[6]. Ravikishore., G., & Nandhitha, N. . (2021). 6T-SRAM Design to Optimize Delay Using Finfet Technology. 2021 Third International Conference on Intelligent Communication Technologies and Virtual Mobile Networks (ICICV).

[7]. Guo, Z., Carlson, A., Pang, L.-T., Duong, K. T., Liu, T.-J. K., & Nikolic, B. (2009). Large-Scale SRAM Variability Characterization in 45 nm CMOS. IEEE Journal of Solid-State Circuits, 44(11), 3174–3192.

[8]. Kiran, P. N. V., & Saxena, N. (2015). Design and analysis of different types SRAM cell topologies. 2015 2nd International Conference on Electronics and Communication Systems (ICECS).

- [9]. Bhaskar, A. (2017). Design and analysis of low power SRAM cells. 2017 Innovations in Power and Advanced Computing Technologies (i-PACT).
- [10]. D. Mittal and V. K. Tomar, "Performance Evaluation of 6T, 7T, 8T, and 9T SRAM cell Topologies at 90 nm Technology Node," 2020 11th International Conference on Computing, Communication and Networking Technologies (ICCCNT), 2020, pp. 1-4. doi: 10.1109/ICCCNT49239.2020.9225554
- [11]. Shaik, S., & Jonnala, P. (2013). Performance evaluation of different SRAM topologies using 180, 90 and 45 nm technology. 2013 International Conference on Renewable Energy and Sustainable Energy (ICRESE)
- [12]. Apollos, Ezeogu Chinonso. 2019. "Performance Analysis of 6T and 9T SRAM." IJETT.
- [13]. K. Sharma and M. Mehta, "Design and Performance Analysis of 6T SRAM on 130 nm Technology," pp. 363368,2019.
- [14]. Madhavi, B. K., & Reddy, T. V. (2017). Design strategy & analysis of Subthreshold SRAM in power & delay for wearable applications. 2017 2nd International Conference on Communication and Electronics Systems (ICCES)
- [15]. Chang, L., Fried, D. M., Hergenrother, J., Sleight, J. W., Dennard, R. H., Montove, R. K., ... Haensch, W. (n.d.). Stable SRAM cell design for the 32 nm node and beyond. Digest of Technical Papers. 2005 Symposium on VLSI Technology, 2005.
- [16]. Kolhal, R., & Agarwal, V. (2019). A Power and Static Noise Margin Analysis of different SRAM cells at 180nm Technology. 2019 3rd International Conference on Electronics, Communication and Aerospace Technology (ICECA).
- [17]. Manna, Ayon, and V S Kanchana Bhaaskaran. n.d. "Improved Read Noise Margin Characteristics for Single Bit Line SRAM Cell Using Adiabatically Operated Word Line." IEEE
- [18]. Mukherjee, Debasis, Hemanta Kr. Mondal, and B.V.R. Reddy. 2010. "Static Noise Margin Analysis of SRAM Cell for High Speed Application." IJCSI.
- [19]. Goyal, Akhilesh, Abhishek Tomar, and Aman Goyal. 2017. "Effect of W/L Ratio on SRAM Cell SNM for High-Speed Application." IRJET.
- [20]. Kumar. S., Tikkiwal. V. A., & Gupta. H. (2013). Read SNM free SRAM cell design in deep submicron technology. 2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC).
- [21]. Gierczynski, N., Borot, B., Planes, N., & Brut, H. (2007). A New Combined Methodology for Write-Margin Extraction of Advanced SRAM. 2007 IEEE International Conference on Microelectronic Test Structures.
- [22]. Rahman, Nahid, and B.P. Singh. n.d. "tatic-Noise-Margin Analysis of Conventional 6T SRAM Cell at 45nm Technology."
- 1231. P. K. Pandev and D. S. Yadav. "Parametric Inspection of 6T SRAM Cell," 2021 5th International Conference on Trends in Electronics and Informatics (ICOEI), 2021

- [24]. S. Kumar, K. Saha and H. Gupta, "Run time write detection in SRAM," 2015 International Conference on Signal Processing and Communication (ICSC). 2015, pp. 328-333, doi: 10.1109/ICSPCom.2015.7150671.
- [25]. kumar, Mukesh, and Jagpal Singh Ubhi. n.d. "Performance Evaluation of 6T, 7T & 8T SRAM at 180NM technology." IEEE 40222.
- [26]. M. Darvishi, Y. Audet and Y. Blaquière, "Delay Monitor Circuit and Delay Change Measurement Due to SEU in SRAM-Based FPGA," in IEEE Transactions on Nuclear Science, vol. 65, no. 5, pp. 1153-1160, May 2018, doi: 10.1109/TNS.2018.2828785. [27]. Z. Liu and V. Kursun, "High Read Stability and Low Leakage Cache Memory Cell," 2007 IEEE International Symposium on Circuits and Systems, 2007, pp. 2774-2777, doi: 10.1109/ISCAS.2007.378628.
- [28]. Hansraj, A. Chaudhary and A. Rana, "Ultra Low power SRAM Cell for High Speed Applications using 90nm CMOS Technology," 2020 8th International Conference on Reliability, Infocom Technologies and Optimization (Trends and Future Directions) (ICRITO), 2020, pp. 1107-1109, doi: 10.1109/ICRITO48877.2020.9197869.
- [29]. P. K. Pandey and D. S. Yadav, "Parametric Inspection of 6T SRAM Cell," 2021 5th International Conference on Trends in Electronics and Informatics (ICOEI), 2021, pp. 51-57, doi: 10.1109/ICOEI51242.2021.9453036.
- [30]. V. Singh, S. K. Singh, and R. Kapoor, "Static Noise Margin Analysis of 6T SRAM," 2020 /EEE Int. Conf. Innov. Technol. INOCON 2020, pp. 6-9, 2020, doi: IO.1 109/ INOCON 50539. 2020.9298431
- [31]. M. Yao, M. F. Cabanas-Ho]men, and E. H. Cannon, "Direct Measurement Structure of SRAM SNM," PP. 273 276.
- [32]. Madan, R., Gupta, R., Nirwan, B. S., & Grover, A. (2015)." Comparative analysis of SRAM cells in sub-threshold region in 65nm. 2015 International Conference on Advances in Computer Engineering and Applications." doi:10.1109/icacea.2015.7164763.
- [33]. V. Rukkumani, M. Saravanakumar, and K. Srinivasan, "Design and analysis of SRAM cells for power reduction using low power techniques," /EEE Reg. fO Anna. /nf. Conf Proceedings/7'ENCOIV, pp. 30583062,2017, doi: 10.109/TENCON.2016.7848609.
- [34]. Suneja, D., Chaturvedi, N., & Gurunarayanan, S. (2017). "A comparative analysis of read/write assist techniques on performance & margin in 6T SRAM cell design. 2017 International Conference on Computer, Communications and Electronics (Comptelix)". doi:10.1109/comptelix.2017.800405.
- [35]. E. Seevinck, F. J. List and J. Lohstroh, "Static-noise margin analysis of MOS SRAM cells," in IEEE Journal of Solid-State Circuits, vol. 22, no. 5, pp. 748-754, Oct. 1987, doi: 10.1109/JSSC.1987.1052809.